

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

## **FEATURES AND BENEFITS**

- A<sup>2</sup>-SIL<sup>TM</sup> Product device features for safety critical systems
- A-SIL
- Automotive AEC-Q100 qualified
- Wide input voltage range, 3.8V<sub>IN</sub> to 40V<sub>IN</sub> operating range, 50V<sub>IN</sub> maximum
- Buck or buck/boost pre-regulator (VREG)
- Adjustable 1.3V to 3.3V, 400mA synchronous buck.
- Four internal linear regulators with fold back short circuit protection, 3.3V (3V3) and three 5V (V5CAN, V5A and V5B)
- One internal 5V linear regulator (V5P) with fold back short circuit and short-to-battery protection
- Power-on reset signal indicating a fault on the synchronous buck, 3V3 or V5A regulator outputs (NPOR)
- Window watchdog timer with fail safe features
- Dual band gaps for increased safety coverage and fault detection, BG<sub>VREF</sub>, BG<sub>FAULT</sub>
- Control and diagnostic reporting through a serial peripheral interface (SPI)
- Logic enable input (ENB) for microprocessor control
- Ignition enable input (ENBAT) with status indicator output
- Frequency dithering and controlled slew rate helps reduce EMI/EMC
- · OV and UV protection for all output rails
- Pin-to-pin and pin-to-ground tolerant at every pin

### **APPLICATIONS**

- EPS modules
- CAN power supplies
- Automotive power trains
- High temperature applications

## PACKAGE (NOT TO SCALE) 38-pin eTSSOP (LV)



## **DESCRIPTION**

The A4412 is power management IC that uses a buck or buck/boost pre-regulator to efficiently convert automotive battery voltages into a tightly regulated intermediate voltage complete with control, diagnostics and protections. The output of the pre-regulator supplies a 5V/100mA protected linear regulator, a 3.3V/90mA linear regulator, a 5V/200mA linear regulator, a 5V/55mA linear regulator, a 5V/30mA linear regulator and an adjustable 400mA synchronous buck regulator. Designed to supply CAN transceiver, sensor and microprocessor power supplies in high temperature environments the A4412 is ideal for under hood applications.

Enable inputs to the A4412 include a logic level (ENB) and a high-voltage (ENBAT). The A4412 also provides flexibility with disable function of the individual 5V rails through a serial peripheral interface (SPI).

Diagnostic outputs from the A4412 include a power-on-reset output (NPOR), an ENBAT status output, and a fault flag output to alert the microprocessor that a fault has occurred. The microprocessor can read fault status through SPI. Dual band gaps, one for regulation and one for fault checking, improve safety coverage and fault detection of the A4412.

The A4412 contains a Window Watchdog timer with a detect period of 2ms. The watchdog timer is activated once it receives valid 2msec pulses from the processor. The watchdog can be put into flash mode or be reset via secure SPI commands.

Protection features include under and over voltage on all output rails. In case of a shorted output, all linear regulators feature fold back over current protection. In addition, the V5P output is protected from a short-to-battery event. Both switching regulators include pulse-by-pulse current limit, hiccup mode short circuit protection, LX short circuit protection, missing asynchronous diode protection (VREG only) and thermal shutdown.

The A4412 is supplied in a low profile (1.2mm maximum height) 38-lead eTSSOP package (suffix "LV") with exposed power pad.



A4412 SIMPLIFIED BLOCK DIAGRAM



## **SELECTION GUIDE**

| Part Number  | Temp. Range  | Package                      | Packing                  | Lead Frame     |
|--------------|--------------|------------------------------|--------------------------|----------------|
| A4412KLVTR-T | –40 to 150°C | 38-pin eTSSOP w/ thermal pad | TBD pieces per 7-in reel | 100% Matte Tin |

<sup>\*</sup>Contact Allegro for additional packing options

## **ABSOLUTE MAXIMUM RATINGS\***

| Characteristic            | Symbol             | Notes                            | Rating                                       | Units |
|---------------------------|--------------------|----------------------------------|----------------------------------------------|-------|
| VIN                       | V <sub>VIN</sub>   |                                  | −0.3 to 50                                   | V     |
|                           | V                  | With current limiting resistor** | -13 to 50                                    |       |
| ENBAT                     | $V_{ENBAT}$        |                                  | -0.3 to 8                                    | V     |
|                           | I <sub>ENBAT</sub> |                                  | ±75                                          | mA    |
|                           |                    |                                  | -0.3 to V <sub>VIN</sub> +0.3                |       |
| LX1                       |                    | t < 250ns                        | -1.5                                         | V     |
|                           |                    | t < 50ns                         | V <sub>VIN</sub> +3V                         |       |
| VCP, CP1, CP2             |                    |                                  | -0.3 to 60                                   | V     |
| V5P                       | V <sub>V5P</sub>   |                                  | −1.0 to 50* *Independent of V <sub>VIN</sub> | V     |
| All other pins            |                    |                                  | -0.3 to 7                                    | V     |
| Ambient Temperature       | T <sub>A</sub>     | Limited by power dissipation     | -40 to 140                                   | °C    |
| Junction Temperature      | TJ                 |                                  | -40 to 165                                   | °C    |
| Storage Temperature Range | Ts                 |                                  | -40 to 150                                   | °C    |

<sup>\*</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

<sup>\*\*</sup> The higher ENBAT ratings (-13V and 50V) are measured at node "A" in the following circuit configuration:



## THERMAL CHARACTERISTICS

| Characteristic                         | Symbol         | Test Conditions*       | Value | Units |
|----------------------------------------|----------------|------------------------|-------|-------|
| Junction to ambient thermal resistance | $R\theta_{JA}$ | eTSSOP-38 (LV) package | 30    | °C/W  |

<sup>\*</sup>Additional thermal information available on the Allegro website



## **FUNCTIONAL BLOCK DIAGRAM**



## **TYPICAL SCHEMATIC**

## Buck-Boost Mode Using a Series Diode for Reverse Battery Protection (D<sub>IN</sub>)



## **TYPICAL SCHEMATIC**



## **PIN-OUT DIAGRAM:**



| Pin No. | Name   | Description                                                                                                                          |
|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VCP    | Charge pump reservoir capacitor                                                                                                      |
| 2,3     | VIN    | Input voltage pins                                                                                                                   |
| 4       | AGND   | Analog ground pin                                                                                                                    |
| 5       | ENBAT  | Ignition enable input from the key/switch via a series resistor                                                                      |
| 6       | VCC    | Internal voltage regulator bypass capacitor pin                                                                                      |
| 7       | ENBATS | Open drain ignition status output of ENBAT                                                                                           |
| 8       | SS1    | Soft start programming pin for the buck/boost pre-regulator                                                                          |
| 9       | COMP1  | Error amplifier compensation network pin for the buck/boost pre-regulator                                                            |
| 10      | DIAG   | Diagnostic pin to aid de-bug. A pulse train whose frequency depends on the fault that occurred is sent to this pin. See fault table. |
| 11      | SDI    | SPI data input from the microcontroller                                                                                              |
| 12      | SDO    | SPI data output to the microcontroller                                                                                               |
| 13      | STRn   | Chip select input from the microcontroller                                                                                           |
| 14      | SCK    | Clock input from the microcontroller                                                                                                 |
| 15      | NPOR   | Active LOW, open-drain regulator fault detection output                                                                              |
| 16      | WD_IN  | Watchdog pulse train input from a micro-controller or DSP                                                                            |
| 17      | ENB    | Logic enable input from a micro-controller or DSP                                                                                    |
| 18      | DGND   | Digital ground pin                                                                                                                   |
| 19      | POE    | Gate drive enable signal, goes low if a watchdog fault is detected or nERROR is low                                                  |
| 20      | nERROR | System fault input. This fault is ANDed with the watch dog fault to create the POE signal                                            |
| 21      | FFn    | Active low fault flag, alerts the microprocessor of a fault within the regulator                                                     |
| 22      | SS2    | Soft start programming pin for the adjustable synchronous buck regulator                                                             |
| 23      | FB     | Feedback pin with 1.305V reference for synchronous buck regulator                                                                    |
| 24      | OV     | Input to synchronous over voltage sense circuit                                                                                      |

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

| Pin No. | Name  | Description                                                                            |
|---------|-------|----------------------------------------------------------------------------------------|
| 25      | COMP2 | Error amplifier compensation network pin for the adjustable synchronous buck regulator |
| 26      | V5P   | 5V protected regulator output                                                          |
| 27      | V5A   | A 5V regulator output                                                                  |
| 28      | V5B   | A 5V regulator output                                                                  |
| 29      | 3V3   | A 3.3V regulator output                                                                |
| 30      | 5VCAN | A 5V regulator output for communications                                               |
| 31      | VREG  | Output of the pre-regulator and input to the linear regulators and synchronous buck    |
| 32      | LX2   | Switching node for the adjustable synchronous buck regulator                           |
| 33      | LG    | Boost gate drive output for the buck/boost pre-regulator                               |
| 34      | PGND  | Power ground for the adjustable synchronous regulator / gate driver                    |
| 35,36   | LX1   | Switching node for the buck/boost pre-regulator                                        |
| 37      | CP1   | Charge pump capacitor connection                                                       |
| 38      | CP2   | Charge pump capacitor connection                                                       |

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

|                                 | G                     | ENERAL SPECIFICATIONS                                                                                                                                                                                    |      |      |      |       |
|---------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Characteristic                  | Symbol                | Test Conditions                                                                                                                                                                                          | Min  | Тур  | Max  | Units |
| General Specifications          |                       |                                                                                                                                                                                                          |      |      |      |       |
| Operating Input Voltage         | Voltage               | $ \begin{array}{l} \text{After V}_{\text{VIN}} > \text{VIN}_{\text{START}}, \text{ and V}_{\text{ENB}} > 2.0 \text{V} \\ \text{or V}_{\text{ENBAT}} > 3.5 \text{V}, \text{Buck-Boost Mode} \end{array} $ | 3.8  | 13.5 | 40   |       |
| Operating input voltage         | V <sub>VIN</sub>      |                                                                                                                                                                                                          | 5.5  | 13.5 | 40   | V     |
| VIN UVLO START Voltage          | VIN <sub>START</sub>  | V <sub>VIN</sub> rising                                                                                                                                                                                  | 4.55 | 4.8  | 5.05 | V     |
| VIN UVLO STOP Voltage           | VIN <sub>STOP</sub>   | $V_{VIN}$ falling, $V_{ENBAT} \ge 3.8V$ or $V_{ENB} \ge 2.0V$ , $V_{VREG} = 5.2V$                                                                                                                        | 3.25 | 3.5  | 3.75 | ٧     |
| VIN UVLO Hysteresis             | VIN <sub>HYS</sub>    | VIN <sub>START</sub> – VIN <sub>STOP</sub>                                                                                                                                                               | _    | 1.3  | _    | V     |
| Supply Quiascent Current (1)    | IQ                    | $V_{VIN}$ = 13.5V, $V_{ENBAT} \ge 3.8V$ or $V_{ENB} \ge 2.0V$ , $V_{VREG}$ = 5.6V (no PWM)                                                                                                               | _    | 13   | _    | mA    |
| Supply Quiescent Current (1)    | I <sub>Q,SLEEP</sub>  | $V_{VIN}$ = 13.5V, $V_{ENBAT} \le 2.2V$ and $V_{ENB} \le 0.8V$                                                                                                                                           | _    | _    | 10   | μΑ    |
| PWM Switching Frequency a       | nd Dithering          |                                                                                                                                                                                                          |      |      |      |       |
| Switching Frequency             | f <sub>OSC</sub>      | Dithering disabled 3.8V <sup>(4)</sup> ≤VIN≤18V                                                                                                                                                          | 2.0  | 2.2  | 2.4  | MHz   |
| Frequency Dithering             | $\Delta f_{OSC}$      | As a percent of fosc                                                                                                                                                                                     | _    | ±10  | _    | %     |
| Dille (OL) OTABT The shall      | VIN <sub>DS,ON</sub>  | VIN Rising                                                                                                                                                                                               | 8.5  | 9.0  | 9.5  | V     |
| Dither/Slew START Threshold     |                       | VIN Falling                                                                                                                                                                                              |      | 17   |      | V     |
| Dither/Slew STOP Threshold      | VIN <sub>DS,OFF</sub> | VIN Falling                                                                                                                                                                                              | 7.8  | 8.3  | 8.8  | V     |
| Dittle//Siew 3101 Threshold     |                       | VIN Rising                                                                                                                                                                                               |      | 18   |      | V     |
| VIN Dithering/Slew Hysteresis   |                       |                                                                                                                                                                                                          |      | 700  | _    | mV    |
| Charge Pump (VCP)               |                       |                                                                                                                                                                                                          |      |      |      |       |
|                                 |                       | $V_{VCP} - V_{VIN}$ , $V_{VIN} \ge 5.5V$ , Buck Mode                                                                                                                                                     | 4.1  | 6.6  | -    | V     |
| Output Voltage                  | V <sub>VCP</sub>      | V <sub>VCP</sub> – V <sub>VIN,</sub> V <sub>VIN</sub> = 3.8V, VREG = 5.35<br>Buck Boost Mode                                                                                                             | 4.1  | 6.6  | _    | V     |
| Switching Frequency             | f <sub>SW,CP</sub>    |                                                                                                                                                                                                          | _    | 65   | _    | kHz   |
| VCC Pin Voltage                 | •                     |                                                                                                                                                                                                          | •    | •    | •    | •     |
| Output Voltage                  | V <sub>VCC</sub>      | V <sub>VREG</sub> = 5.35V                                                                                                                                                                                | _    | 4.65 | _    | V     |
| System Clock                    | 1                     |                                                                                                                                                                                                          |      |      |      |       |
| Internal Clock Frequency        | f <sub>SYS</sub>      |                                                                                                                                                                                                          | _    | 1.00 | _    | MHz   |
| Internal Clock Tolerance        | f <sub>SYS,TOL</sub>  |                                                                                                                                                                                                          | -4   | _    | 4    | %     |
| Thermal Protection              | •                     | •                                                                                                                                                                                                        | •    | •    | •    | •     |
| Thermal Shutdown Threshold (2)  | T <sub>TSD</sub>      | T <sub>J</sub> rising                                                                                                                                                                                    | 165  | _    | _    | °C    |
| Thermal Shutdown Hysteresis (2) | T <sub>HYS</sub>      |                                                                                                                                                                                                          | _    | 15   | _    | °C    |

- 1) For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).2) Ensured by design and characterization, not production tested.
- 3) Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.
- 4) The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.



ELECTRICAL CHARACTERISTICS<sup>(1)</sup> Unless otherwise noted, specifications are valid **BUCK AND BUCK-BOOST PRE-REGULATOR SPEC** Characteristic **Symbol Test Conditions Output Voltage Specifications** V<sub>VIN</sub>=13.5V, ENB=1, 0.1A<I<sub>VREG</sub><1.2 Buck Output Voltage - Regulating  $V_{VREG}$ **Pulse Width Modulation (PWM) PWM Ramp Offset** PWM1<sub>OFFS</sub> V<sub>COMP1</sub> for 0% duty cycle LX1 Rising Slew Rate Control (2)  $V_{VIN} = 13.5V$ , 10% to 90%,  $I_{VREG} = 1A$ LX1<sub>RISE</sub> LX1 Falling Slew Rate (2) LX1<sub>FALL</sub>  $V_{VIN}$  = 13.5V, 90% to 10%,  $I_{VREG}$ =1A **Buck Minimum ON-time** ton.min.buck **Buck Maximum Duty Cycle** D<sub>MAX.BUCK</sub>  $V_{VIN} < 7.8V$ **Boost Minimum OFF-time** ton, MIN, BST **Boost Maximum Duty Cycle**  $D_{MAX,BST}$ After V<sub>VIN</sub>>VIN<sub>START</sub>, V<sub>VIN</sub>=3.8V COMP1 to LX1 Current Gain gm<sub>POWER1</sub> Slope Compensation (2)  $S_{E1}$ **Internal MOSFET**  $V_{VIN} = 13.5V, T_J = 40^{\circ}C$ MOSFET On Resistance  $V_{VIN} = 13.5V, T_J = 25^{\circ}$  $R_{DSon}$  $V_{VIN} = 13.5V, T_J = 150$ V<sub>ENBAT</sub> ≤ 2.2V , V<sub>ENB</sub> ≤  $V_{VIN} = 16V, -40^{\circ}C < T_{J}$ MOSFET Leakage I<sub>FET,LKG</sub>  $V_{ENBAT} \le 2.2V, V_{ENB} \le 0$  $V_{VIN} = 16V, -40^{\circ}C < T_{J'}$ **Error Amplifier** Open Loop Voltage Gain AVOL1  $V_{SS1} = 750 \text{mV}$ Transconductance  $gm_{EA1}$  $V_{SS1} = 500 \text{mV}$ **Output Current**  $I_{EA1}$ VIN < 8.5V Maximum Output Voltage EA1<sub>VO(max)</sub> VIN > 9.5V Minimum Output Voltage EA1<sub>VO(min)</sub> HICCUP1 = 1 or FAUL COMP1 Pull Down Resistance V<sub>ENBAT</sub> ≤ 2.2V and V<sub>ENI</sub> R<sub>COMP1</sub> latched until V<sub>SS1</sub> < VS

- 1) For input and output current specifications, negative current is defined as coming out of the r pin (sinking).
- 2) Ensured by design and characterization, not production tested.
- 3) Specifications at 25°C or 85°C are guaranteed by design and characterization, not production
- 4) The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} V_{VIN} > V_{VIN}$



**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

| BUCK AND BUCK-BOOST PRE-REGULATOR SPECIFICATIONS (cont'd) |                       |                                                                                                   |      |                     |      |               |  |  |
|-----------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|------|---------------------|------|---------------|--|--|
| Characteristic                                            | Symbol                | Test Conditions                                                                                   | Min  | Тур                 | Max  | Units         |  |  |
| Boost MOSFET (LG) Gate Driv                               | /er                   |                                                                                                   |      |                     |      |               |  |  |
| LG High Output Voltage                                    | $V_{LG,ON}$           | V <sub>VIN</sub> =6V, V <sub>VREG</sub> =5.35V                                                    | 4.6  | _                   | 5.5  | V             |  |  |
| LG Low Output Voltage                                     | $V_{LG,OFF}$          | V <sub>VIN</sub> =13.5V, V <sub>VREG</sub> =5.35V                                                 | _    | 0.2                 | 0.4  | V             |  |  |
| LG Source Current (1)                                     | I <sub>LG,ON</sub>    | V <sub>VIN</sub> =6V, V <sub>VREG</sub> =5.35V, V <sub>LG</sub> =1V                               | _    | -300                | _    | mA            |  |  |
| LG Sink Current (1)                                       | I <sub>LG,OFF</sub>   | V <sub>VIN</sub> =13.5V, V <sub>VREG</sub> =5.35V, V <sub>LG</sub> =1V                            | _    | 150                 | _    | mA            |  |  |
| Soft Start                                                |                       |                                                                                                   |      |                     |      |               |  |  |
| SS1 Offset Voltage                                        | VSS1 <sub>OFFS</sub>  | V <sub>SS1</sub> rising due to ISS1 <sub>SU</sub>                                                 | _    | 400                 | _    | mV            |  |  |
| SS1 Fault/Hiccup Reset Voltage                            | VSS1 <sub>RST</sub>   | $V_{SS1}$ falling due to HICCUP1 = 1 or FAULT1 = 1 or $V_{ENBAT} \le 2.2V$ and $V_{ENB} \le 0.8V$ | 140  | 200                 | 275  | mV            |  |  |
| SS1 Startup (Source) Current                              | ISS1 <sub>SU</sub>    | V <sub>SS1</sub> = 1V, HICCUP1 = FAULT1 = 0                                                       | -15  | -20                 | -25  | μΑ            |  |  |
| SS1 Hiccup (Sink) Current                                 | ISS1 <sub>HIC</sub>   | V <sub>SS1</sub> = 0.5V, HICCUP1 = 1                                                              | 7.5  | 10                  | 12.5 | μΑ            |  |  |
| SS1 Delay Time                                            | t <sub>SS1,DLY</sub>  | C <sub>SS1</sub> = 22nF                                                                           | _    | 440                 | _    | μs            |  |  |
| SS1 Ramp Time                                             | t <sub>SS1</sub>      | C <sub>SS1</sub> = 22nF                                                                           | _    | 880                 | _    | μs            |  |  |
| SS1 Pull Down Resistance                                  | RPD <sub>SS1</sub>    | FAULT1=1 or $V_{ENBAT} \le 2.2V$ and $V_{ENB} \le 0.8V$ , latched until $V_{SS1} < VSS1_{RST}$    | _    | 3                   | _    | kΩ            |  |  |
|                                                           | f <sub>SW1,SS</sub>   | $0V \le V_{VREG} < 1.34V$ typical and $V_{COMP1} = EA1_{VO(max)}$                                 | _    | f <sub>OSC</sub> /8 | _    | _             |  |  |
|                                                           |                       | 0V ≤ V <sub>VREG</sub> < 1.34V typical and V <sub>COMP1</sub> < EA1 <sub>VO(max)</sub>            | _    | f <sub>OSC</sub> /4 | _    | _             |  |  |
| SS1 PWM Frequency Foldback                                |                       | 1.34V ≤ V <sub>VREG</sub> < 2.68V typical and V <sub>COMP1</sub> < EA1 <sub>VO(max)</sub>         | _    | f <sub>OSC</sub> /2 | _    | _             |  |  |
|                                                           |                       | V <sub>VREG</sub> ≥ 2.68V typical and<br>V <sub>COMP1</sub> < EA1 <sub>VO(max)</sub>              | _    | f <sub>OSC</sub>    | _    | _             |  |  |
| Hiccup Mode                                               |                       |                                                                                                   |      |                     |      |               |  |  |
| Hiccup1 OCP Enable Threshold                              | V <sub>HIC1,EN</sub>  | V <sub>SS1</sub> rising                                                                           | _    | 2.3                 | _    | V             |  |  |
| Hiccup1 OCP PWM Counts                                    | tueres                | $V_{SS1} > V_{HIC1,EN}, V_{VREG} < 1.95V_{TY},$<br>$V_{COMP} = EA1_{VO(max)}$                     | _    | 30                  | _    | PWM<br>cycles |  |  |
| Triccupt OCF P Will Counts                                | t <sub>HIC1,OCP</sub> | $V_{SS1} > V_{HIC1,EN}, V_{VREG} > 1.95V_{TYP},$<br>$V_{COMP} = EA1_{VO(max)}$                    | _    | 120                 | _    | PWM<br>cycles |  |  |
| <b>Current Protections</b>                                |                       |                                                                                                   |      |                     |      |               |  |  |
| Pulse by pulse current limit                              | lines                 | VIN < 8.5V                                                                                        | 3.83 | 4.2                 | 4.77 | А             |  |  |
| i diae by pulae culterit illilit                          | ILIM1,ton(min)        | VIN > 9.5V                                                                                        | 2.49 | 2.8                 | 3.11 |               |  |  |
| LX1 Short Circuit Current Limit                           | I <sub>LIM,LX1</sub>  | Latched fault after 2 <sup>nd</sup> detection                                                     | 5.3  | 7.1                 |      | Α             |  |  |

- 1) For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

  2) Ensured by design and characterization, not production tested.
- 3) Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.
- 4) The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

## Bı 5 Intern

| FI FCTRICAL | CHARACTERISTICS(1) | I Inle |
|-------------|--------------------|--------|
|             |                    | ULITE  |

|                                   | ADJUSTA               |  |  |  |
|-----------------------------------|-----------------------|--|--|--|
| Characteristic                    | Symbol                |  |  |  |
| Missing Asynchronous Diod         | e (D1) Pro            |  |  |  |
| Detection Level                   | V <sub>D,OPEN</sub>   |  |  |  |
| Time Filtering (2)                | t <sub>D,OPEN</sub>   |  |  |  |
| Feedback Reference Voltage        | ,                     |  |  |  |
| Reference Voltage                 | $V_{FB}$              |  |  |  |
| Pulse Width Modulation (PWM)      |                       |  |  |  |
| PWM Ramp Offset                   | PWM2 <sub>OFF</sub>   |  |  |  |
| High-Side MOSFET Minimum ON-Time  | t <sub>ON(MIN)</sub>  |  |  |  |
| High-Side MOSFET Minimum OFF-Time | t <sub>OFF(MIN)</sub> |  |  |  |
| Gate Driver Non-Overlap Time (2)  | t <sub>NO</sub>       |  |  |  |
| COMP2 to LX2 Current gain         | gm <sub>POWER2</sub>  |  |  |  |
| Slope Compensation (2)            | S <sub>E2</sub>       |  |  |  |
|                                   | •                     |  |  |  |

## **Internal MOSFETs**

High-Side MOSFET **ON** Resistance

LX2 Node Rise/Fall Time (2)

High-Side MOSFET Leakage (1)

Low-Side MOSFET **ON Resistance** 

Low-Side MOSFET Leakage (1)

## **Current Protections**

Pulse-by-Pulse Current Limit

LX2 Short Circuit Protection

## Notes:

- 1) For input and output current specifica pin (sinking).

  2) Ensured by design and characterizat

  3) Specifications at 25°C or 85°C are gu

- 4) The lowest operating voltage is only

## **Preliminary Data Sheet**

Subject to Change Without Notice May20<sup>th</sup>, 2015



ELE

Cr

Er

Fe

Ор

Tra

So Ma

Mir

CC

Sc

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

|                                  | LINEAR                   | REGULATOR SPECIFICATIONS                                     |      |      |             |       |
|----------------------------------|--------------------------|--------------------------------------------------------------|------|------|-------------|-------|
| Characteristic                   | Symbol                   | Test Conditions                                              | Min  | Тур  | Max         | Units |
| V5CAN, V5A, V5B and V5P Line     | ar Regulator             | s                                                            |      |      |             |       |
| V5CAN Accuracy & Load Regulation | V <sub>V5CAN</sub>       | 10mA < I <sub>V5CAN</sub> < 200mA, V <sub>VREG</sub> = 5.25V | 4.9  | 5.0  | 5.1         | V     |
| V5CAN Output Capacitance Range   | C <sub>OUT,V5CAN</sub>   |                                                              | 1.0  | _    | 15          | μF    |
| V5A Accuracy & Load Regulation   | $V_{V5A}$                | 5mA < I <sub>V5A</sub> < 55mA, V <sub>VREG</sub> = 5.25V     | 4.9  | 5.0  | 5.1         | V     |
| V5A Output Capacitance Range (2) | C <sub>OUT,V5A</sub>     |                                                              | 1.0  | _    | 15          | μF    |
| V5B Accuracy & Load Regulation   | $V_{V5B}$                | 5mA < I <sub>V5B</sub> < 30mA, V <sub>VREG</sub> = 5.25V     | 4.9  | 5.0  | 5.1         | V     |
| V5B Output Capacitance Range (2) | C <sub>OUT,V5B</sub>     |                                                              | 1.0  | _    | 15          | μF    |
| V5P Accuracy & Load Regulation   | $V_{V5P}$                | 5mA < I <sub>V5P</sub> < 100mA, V <sub>VREG</sub> = 5.25V    | 4.9  | 5.0  | 5.1         | V     |
| V5P Output Capacitance Range (2) | C <sub>OUT,V5P</sub>     |                                                              | 1.0  | _    | 15          | μF    |
| V5CAN Over Current Protection    | •                        |                                                              |      | •    | •           |       |
| V5CAN Current Limit (1)          | V5CAN <sub>ILIM</sub>    | V <sub>V5CAN</sub> = 5V                                      | -220 | -310 | _           | mA    |
| V5CAN Foldback Current (1)       | V5CAN <sub>IFBK</sub>    | V <sub>V5CAN</sub> = 0V                                      | -40  | -80  | -120        | mA    |
| V5A Over Current Protection      |                          |                                                              |      |      |             |       |
| V5A Current Limit (1)            | V5A <sub>ILIM</sub>      | V <sub>V5A</sub> = 5V                                        | -60  | -100 | _           | mA    |
| V5A Foldback Current (1)         | V5A <sub>IFBK</sub>      | V <sub>V5A</sub> = 0V                                        | -15  | -30  | <b>-</b> 45 | mA    |
| V5B Over Current Protection      | •                        |                                                              |      | •    | •           |       |
| V5B Current Limit (1)            | V5B <sub>ILIM</sub>      | V <sub>V5B</sub> = 5V                                        | -40  | -90  | _           | mA    |
| V5B Foldback Current (1)         | V5B <sub>IFBK</sub>      | V <sub>V5B</sub> = 0V                                        | -5   | -20  | -35         | mA    |
| V5P Over Current Protection      | •                        |                                                              |      | •    | •           |       |
| V5P Current Limit (1)            | V5P <sub>ILIM</sub>      | V <sub>V5P</sub> = 5V                                        | -110 | -155 | _           | mA    |
| V5P Foldback Current (1)         | V5P <sub>IFBK</sub>      | V <sub>V5P</sub> = 0V                                        | -20  | -40  | -60         | mA    |
| V5A, V5B and V5P Startup Timir   | ng                       |                                                              |      | I.   |             |       |
| V5CAN Startup Time (2)           | t <sub>V5CAN,START</sub> | C <sub>V5CAN</sub> ≤ 2.9μF, Load = 200Ω±5%<br>(25mA)         | _    | 0.4  | 1.0         | ms    |
| V5A Startup Time (2)             | t <sub>V5A,START</sub>   | $C_{V5A} \le 2.9 \mu F$ , Load = 200 $\Omega \pm 5\%$ (25mA) | _    | 0.6  | 1.0         | ms    |
| V5B Startup Time (2)             | t <sub>V5B,START</sub>   | $C_{V5B} \le 2.9 \mu F$ , Load = 333 $\Omega \pm 5\%$ (15mA) | _    | 0.8  | 1.0         | ms    |
| V5P Startup Time (2)             | t <sub>V5C,START</sub>   | $C_{V5P} \le 2.9 \mu F$ , Load = $100 \Omega \pm 5\%$ (50mA) | _    | 0.5  | 1.0         | ms    |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

2) Ensured by design and characterization, not production tested.

<sup>3)</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

<sup>4)</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} - V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

|                                  | LINEAR RE              | GULATOR SPECIFICATIONS (cont'd)                                    |      |      |      |       |
|----------------------------------|------------------------|--------------------------------------------------------------------|------|------|------|-------|
| Characteristic                   | Symbol                 | Test Conditions                                                    | Min  | Тур  | Max  | Units |
| 3V3 Linear Regulator             |                        |                                                                    |      |      |      |       |
| 3V3 Accuracy & Load Regulation   | V <sub>3V3</sub>       | 5mA < I <sub>3V3</sub> < 90mA, V <sub>VREG</sub> = 5.25V           | 3.23 | 3.30 | 3.37 | V     |
| 3V3 Output Capacitance Range (2) | C <sub>OUT,3V3</sub>   |                                                                    | 1.0  | _    | 15   | μF    |
| 3V3 Over Current Protection      |                        |                                                                    |      |      |      |       |
| 3V3 Current Limit (1)            | 3V3 <sub>ILIM</sub>    | V <sub>3V3</sub> = 3.3V                                            | -110 | -155 |      | mA    |
| 3V3 Foldback Current (1)         | 3V3 <sub>IFBK</sub>    | V <sub>3V3</sub> = 0V                                              | -20  | -50  | -80  | mA    |
| 3V3 Startup Timing               | •                      |                                                                    | l.   | ı    |      |       |
| 3V3 Startup Time (2)             | t <sub>3V3,START</sub> | $C_{3V3} \le 2.9 \mu F$ , Load = $66\Omega \pm 5\%$ (50mA)         | _    | 0.5  | 8.0  | ms    |
| 3V3 to Synchronous Buck Start Up | t <sub>3V3,BUCK</sub>  | Time from when $3V3 = V_{3V3,UV,H}$ to when $V_{FB} = V_{FB,UV,H}$ | TBD  | _    | 1.0  | ms    |
|                                  |                        | CONTROL INPUTS                                                     |      | ļ    |      |       |
| Ignition Enable (ENBAT) Input    |                        |                                                                    |      |      |      |       |
| ENDAT TILL I                     | V <sub>ENBAT,H</sub>   | V <sub>ENBAT</sub> rising                                          | 2.9  | 3.1  | 3.5  | V     |
| ENBAT Thresholds                 | V <sub>ENBAT,L</sub>   | V <sub>ENBAT</sub> falling                                         | 2.2  | 2.6  | 2.9  | V     |
| ENBAT Hysteresis                 | V <sub>ENBAT,HYS</sub> | V <sub>ENBAT,H</sub> - V <sub>ENBAT,L</sub>                        | _    | 500  | _    | mV    |
| ENBAT Bias Current (1)           |                        | V <sub>ENBAT</sub> = 5.5V via a 1kΩ series resistor                | _    | 50   | 100  |       |
| ENBAT Bias Current V             | IENBAT,BIAS            | V <sub>ENBAT</sub> = 0.8V via a 1kΩ series resistor                | 0.5  | _    | 5    | μA    |
| ENBAT Pulldown Resistance        | R <sub>ENBAT</sub>     | When V <sub>ENBAT</sub> < 1.2V                                     | _    | 600  | _    | kΩ    |
| Logic Enable (ENB) Input         | •                      |                                                                    | •    |      |      |       |
| END Three body                   | $V_{ENB,H}$            | V <sub>ENB</sub> rising                                            | _    | _    | 2.0  | V     |
| ENB Thresholds                   | $V_{ENB,L}$            | V <sub>ENB</sub> falling                                           | 0.8  | _    | _    | V     |
| ENB Bias Current (1)             | I <sub>ENB,IN</sub>    | V <sub>ENB</sub> = 3.3V                                            | _    | _    | 175  | μA    |
| ENB Resistance                   | R <sub>ENB</sub>       |                                                                    | _    | 60   | _    | kΩ    |
| ENB/ENBAT Filter/Deglitch        |                        | ,                                                                  |      |      |      |       |
| Enable Filter/Deglitch Time      | EN td,FILT             |                                                                    | 10   | 15   | 20   | μs    |
| nERROR Input                     | I                      | ,                                                                  | ı    | 1    |      |       |
| nEDDOD Throsholds                | $V_{nERROR,H}$         | V <sub>nERROR</sub> rising                                         | _    | _    | 2.0  | V     |
| nERROR Thresholds                | $V_{nERROR,L}$         | V <sub>nERROR</sub> falling                                        | 0.8  | _    | _    | V     |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

2) Ensured by design and characterization, not production tested.

3) Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

<sup>4)</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} - V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>J</sub>≤150°C

|                                          |                         | DIAGNOSTIC OUTPUTS                                                        |          |       |      |       |
|------------------------------------------|-------------------------|---------------------------------------------------------------------------|----------|-------|------|-------|
| Characteristic                           | Symbol                  | Test Conditions                                                           | Min      | Тур   | Max  | Units |
| 3V3 and Synchronous Buck O               | V/UV Protec             | tion Thresholds                                                           | <u> </u> |       | •    |       |
| 3V3 OV Thresholds                        | $V_{3V3,OV,H}$          | V <sub>3V3</sub> rising                                                   | 3.41     | 3.51  | 3.60 | V     |
| 3V3 OV Tillesholds                       | V <sub>3V3,OV,L</sub>   | V <sub>3V3</sub> falling                                                  |          | 3.49  | _    | V     |
| 3V3 OV Hysteresis                        | V <sub>3V3,OV,HYS</sub> | V <sub>3</sub> V <sub>3</sub> ,OV,H — V <sub>3</sub> V <sub>3</sub> ,OV,L | 10       | 20    | 40   | mV    |
| 3V3 UV Thresholds                        | $V_{3V3,UV,H}$          | V <sub>3V3</sub> rising                                                   | _        | 3.12  | _    | V     |
| 3V3 UV TITIESTICIUS                      | V <sub>3V3,UV,L</sub>   | V <sub>3V3</sub> falling                                                  | 3.00     | 3.10  | 3.19 | V     |
| 3V3 UV Hysteresis                        | V <sub>3V3,UV,HYS</sub> | $V_{3V3,UV,H} - V_{3V3,UV,L}$                                             | 10       | 20    | 40   | mV    |
| Synchronous Buck FB OV<br>Thresholds     | $V_{FB,OV,H}$           | V <sub>FB</sub> rising                                                    | 1.35     | 1.385 | 1.42 |       |
| Synchronous Buck FB UV                   | $V_{FB,UV,H}$           | V <sub>FB</sub> rising                                                    | _        | 1.245 |      | V     |
| Thresholds                               | $V_{FB,UV,L}$           | V <sub>FB</sub> falling                                                   | _        | 1.235 |      |       |
| Synchronous Buck FB UV<br>Hysteresis     | V <sub>FBUV,HYS</sub>   | $V_{\text{FB,UV,H}} - V_{\text{FB,UV,L}}$                                 | 5        | 15    | 25   | mV    |
| V5CAN, V5A, V5B and V5P OV               | /UV Protecti            | on Thresholds                                                             |          | •     |      |       |
| V5CAN, V5A, V5B and V5P OV               | $V_{V5,OV,H}$           | V <sub>V5</sub> rising                                                    | 5.15     | 5.33  | 5.50 | V     |
| Thresholds                               | V <sub>V5,OV,L</sub>    | V <sub>V5</sub> falling                                                   |          | 5.30  | _    | V     |
| V5CAN, V5A, V5B and V5P OV<br>Hysteresis | V <sub>V5,OV,HYS</sub>  | $V_{V5,OV,H} - V_{V5,OV,L}$                                               | 15       | 30    | 50   | mV    |
| V5CAN, V5A, V5B and V5P UV               | $V_{V5,UV,H}$           | V <sub>V5</sub> rising                                                    | _        | 4.71  |      | V     |
| Thresholds                               | $V_{V5,UV,L}$           | V <sub>V5</sub> falling                                                   | 4.50     | 4.68  | 4.85 | V     |
| V5CAN, V5A, V5B and V5P UV<br>Hysteresis | V <sub>V5,UV,HYS</sub>  | $V_{V5,UV,H} - V_{V5,UV,L}$                                               | 15       | 30    | 50   | mV    |
| V5P Output Disconnect Threshold          | V <sub>V5P,DISC</sub>   | V <sub>V5P</sub> rising                                                   | _        | 7.2   |      | V     |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>2)</sup> Ensured by design and characterization, not production tested.

<sup>3)</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

<sup>4)</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} - V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

## A4412

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

| DIAGNOSTIC OUTPUTS (cont'd)  Characteristic Symbol Test Conditions Min Typ May Units |                         |                                                                 |      |      |      |       |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------|------|------|------|-------|--|--|--|--|--|--|--|
| Characteristic                                                                       | Symbol                  | Test Conditions                                                 | Min  | Тур  | Max  | Units |  |  |  |  |  |  |  |
| VREG, VCP, and BG Threshold                                                          | ls                      |                                                                 |      |      |      |       |  |  |  |  |  |  |  |
| VREG Non-Latching OV Threshold                                                       | VREG <sub>OV1,H</sub>   | V <sub>VREG</sub> rising, LX1 PWM disabled                      | 5.50 | 5.62 | 5.75 | V     |  |  |  |  |  |  |  |
| VREG Non-Latering OV Threshold                                                       | VREG <sub>OV1,L</sub>   | V <sub>VREG</sub> falling, LX1 PWM enabled                      | _    | 5.53 | _    | V     |  |  |  |  |  |  |  |
| VREG Non-Latching OV<br>Hysteresis                                                   | VREG <sub>OV1,HYS</sub> | VREG <sub>OV1,H</sub> – VREG <sub>OV1,L</sub>                   | _    | 100  | _    | mV    |  |  |  |  |  |  |  |
| VREG Latching OV Threshold                                                           | VREG <sub>OV2,H</sub>   | $V_{\text{VREG}}$ rising, all regulators latched off            | _    | 6.55 | _    | V     |  |  |  |  |  |  |  |
| VREG UV Thresholds                                                                   | VREG <sub>UV,H</sub>    | V <sub>VREG</sub> rising, triggers rise of 3V3 linear regulator | 4.14 | 4.38 | 4.62 | V     |  |  |  |  |  |  |  |
|                                                                                      | $VREG_{UV,L}$           | $V_{VREG}$ falling                                              | _    | 4.28 |      |       |  |  |  |  |  |  |  |
| VREG UV Hysteresis                                                                   | VREG <sub>UV,HYS</sub>  | VREG <sub>UV,H</sub> – VREG <sub>UV,L</sub>                     | _    | 100  | _    | mV    |  |  |  |  |  |  |  |
| VCP OV Thresholds                                                                    | VCP <sub>OV,H</sub>     | V <sub>VCP</sub> rising, latches all regulators off             | 11.0 | 12.5 | 14.0 | V     |  |  |  |  |  |  |  |
| VCP UV Thresholds                                                                    | VCP <sub>UV,H</sub>     | V <sub>VCP</sub> rising, PWM enabled                            | 3.0  | 3.2  | 3.4  | V     |  |  |  |  |  |  |  |
| VCP UV Tillestiolus                                                                  | VCP <sub>UV,L</sub>     | V <sub>VCP</sub> falling, PWM disabled                          | _    | 2.8  | _    | V     |  |  |  |  |  |  |  |
| VCP UV Hysteresis                                                                    | VCP <sub>UV,HYS</sub>   | VCP <sub>UV,H</sub> – VCP <sub>UV,L</sub>                       | _    | 400  | _    | mV    |  |  |  |  |  |  |  |
| BG <sub>REF</sub> & BG <sub>FAULT</sub> UV Thresholds <sup>(2)</sup>                 | BGx <sub>UV</sub>       | BG <sub>VREF</sub> or BG <sub>FAULT</sub> rising                | 1.00 | 1.05 | 1.10 | V     |  |  |  |  |  |  |  |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>2)</sup> Ensured by design and characterization, not production tested.

<sup>3)</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

<sup>4)</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} - V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

ELECTRICAL CHARACTERISTICS<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup><VIN<40V, -40°C≤T<sub>A</sub>=T<sub>.</sub>|≤150°C

| DIAGNOSTIC OUTPUTS (cont'd)    |                         |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
|--------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|--|--|--|--|
| Characteristic                 | Symbol                  | Test Conditions                                                                                             | Min | Тур | Max | Units |  |  |  |  |  |  |  |
| NPOR Turn-on and Turn-off De   | elays                   |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
| NPOR Turn-on Delay             | td <sub>NPOR,ON</sub>   | Time from when 3V3, Synchronous<br>Buck output and V5A are all in<br>regulation to NPOR being asserted high | 15  | 20  | 25  | ms    |  |  |  |  |  |  |  |
| NPOR Output Voltages           |                         |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
| NPOR Output Low Voltage        | $V_{NPOR,L}$            | ENB or ENBAT high,<br>VIN ≥ 2.5V, I <sub>NPOR</sub> = 2mA                                                   | _   | 150 | 400 | mV    |  |  |  |  |  |  |  |
| NPOR Leakage Current (1)       | I <sub>NPOR,LKG</sub>   | V <sub>NPOR</sub> = 3.3V                                                                                    | _   | _   | 2   | μΑ    |  |  |  |  |  |  |  |
| Fault Flag Output Voltages (FF | n)                      |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
| FFn Output Voltage             | $V_{FF,L}$              | ENB=1 or ENBAT=1 and FFn is tripped $V_{VIN} \ge 2.5V$ , $I_{FF} = 2mA$                                     | _   | 150 | 400 | mV    |  |  |  |  |  |  |  |
| FFn Leakage Current            | I <sub>FF,LKG</sub>     | V <sub>FF</sub> = 3.3V                                                                                      | _   | _   | 2   | μA    |  |  |  |  |  |  |  |
| Ignition Status (ENBATS)       |                         |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
| ENBATS Output Voltage          | VO <sub>ENBATS,LO</sub> | I <sub>ENBATS</sub> = 2mA, V <sub>ENBAT</sub> < V <sub>ENBAT,L</sub>                                        | _   | _   | 400 | mV    |  |  |  |  |  |  |  |
| ENBATS Leakage Current (1)     | I <sub>ENBATS</sub>     | V <sub>ENBATS</sub> = 3.3V                                                                                  | _   | _   | 2   | μA    |  |  |  |  |  |  |  |
| OV Filtering/Deglitch Time     |                         |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
| Over Voltage Detection Delay   | OV td,FILT              | Over voltage detection delay time                                                                           | 10  | 15  | 20  | μs    |  |  |  |  |  |  |  |
| UV Filtering/Deglitch Time     | •                       |                                                                                                             |     |     |     |       |  |  |  |  |  |  |  |
| UV Filter/Deglitch Times       | UV td,FILT              | Under voltage detection delay time                                                                          | 10  | 15  | 20  | μs    |  |  |  |  |  |  |  |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

2) Ensured by design and characterization, not production tested.

3) Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

<sup>4)</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} - V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

| WINDOW WATCHDOG TIMER (WWDT)              |                         |                                                                                                  |     |     |     |       |  |  |  |  |  |  |  |
|-------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|--|--|--|--|
| Characteristic                            | Symbol                  | Test Conditions                                                                                  | Min | Тур | Max | Units |  |  |  |  |  |  |  |
| WD_IN Voltage Thresholds 8                | k Current               |                                                                                                  |     |     |     |       |  |  |  |  |  |  |  |
| WD Input Voltage Threeholds               | WD <sub>IN,LO</sub>     | V <sub>WD_IN</sub> falling                                                                       | 8.0 | _   | _   | V     |  |  |  |  |  |  |  |
| WD <sub>IN</sub> Input Voltage Thresholds | WD <sub>IN,HI</sub>     | V <sub>WD_IN</sub> rising                                                                        | _   | _   | 2.0 | V     |  |  |  |  |  |  |  |
| WD <sub>IN</sub> Input Current (1)        | I <sub>WD_IN</sub>      | V <sub>WD_IN</sub> = 5V                                                                          | -10 | ±1  | 10  | μΑ    |  |  |  |  |  |  |  |
| WD_IN Timing Specifications               | 5                       |                                                                                                  |     | •   | •   |       |  |  |  |  |  |  |  |
| WD <sub>IN</sub> Frequency                | WD <sub>IN,FREQ</sub>   |                                                                                                  | _   | 500 | _   | Hz    |  |  |  |  |  |  |  |
| WD <sub>IN</sub> Pulse High time          | t <sub>WDIN, HI</sub>   |                                                                                                  | 50  | _   | _   | us    |  |  |  |  |  |  |  |
| WD <sub>IN</sub> Pulse Low time           | t <sub>WDIN, LO</sub>   |                                                                                                  | 50  | _   | _   | us    |  |  |  |  |  |  |  |
| Gate Drive Enable (POE)                   | •                       |                                                                                                  |     |     |     |       |  |  |  |  |  |  |  |
| POE Output Voltage                        | $V_{POE,L}$             | I <sub>POE</sub> = 4mA                                                                           | _   | 150 | 400 | mV    |  |  |  |  |  |  |  |
| POE Output Voltage                        | $V_{POE,H}$             | I <sub>POE</sub> = -4mA                                                                          | 3.0 | _   | _   | V     |  |  |  |  |  |  |  |
| Power Supply Disable Delay                | t <sub>PS_DISABLE</sub> | Time from POE going low due to watch dog fault to V5CAN starts to decay                          | _   | 250 | _   | ms    |  |  |  |  |  |  |  |
| Anti-Latch up Timeout                     | tanti_latchup           | Time form POE going low due to watchdog fault to when enable control is removed from the ENB pin | _   | 10  | _   | s     |  |  |  |  |  |  |  |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

2) Ensured by design and characterization, not production tested.

<sup>3)</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

<sup>4)</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN,START}$  and  $V_{VCP} - V_{VIN} > VCP_{UV,H}$  and  $V_{VREG} > VREG_{UV,H}$  are satisfied before VIN is reduced.

**ELECTRICAL CHARACTERISTICS**<sup>(1)</sup> Unless otherwise noted, specifications are valid at 3.8V<sup>(4)</sup>≤VIN≤40V, −40°C≤T<sub>A</sub>=T<sub>.</sub>≤150°C

| COMMUNICATIONS INTERFACE  Characteristic Symbol Test Conditions Min Typ Max Units |                     |                                                                       |     |                      |     |       |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------|-----|----------------------|-----|-------|--|--|--|--|--|--|--|
| Characteristic                                                                    | Symbol              | Test Conditions                                                       | Min | Тур                  | Max | Units |  |  |  |  |  |  |  |
| Serial Interface (STRn, SDI, SD                                                   | O, SCK)             |                                                                       |     |                      |     |       |  |  |  |  |  |  |  |
| Input low voltage                                                                 | VIL                 |                                                                       | _   | _                    | 0.8 | V     |  |  |  |  |  |  |  |
| Input high voltage                                                                | V <sub>IH</sub>     | All logic inputs                                                      | 2.0 | _                    | _   | V     |  |  |  |  |  |  |  |
| Input hysteresis                                                                  | V <sub>Ihys</sub>   | All logic inputs                                                      | 250 | 550                  | _   | mV    |  |  |  |  |  |  |  |
| Input pull-down SDI, SCK                                                          | R <sub>PDS</sub>    | 0 <vin<5v< td=""><td>_</td><td>50</td><td>_</td><td>kΩ</td></vin<5v<> | _   | 50                   | _   | kΩ    |  |  |  |  |  |  |  |
| Input pull-up to VCC                                                              | I <sub>PU</sub>     | STRn                                                                  | _   | 50                   |     | kΩ    |  |  |  |  |  |  |  |
| Output low voltage                                                                | V <sub>OL</sub>     | I <sub>OL</sub> =1mA <sup>1</sup>                                     | _   | 0.2                  | 0.4 | V     |  |  |  |  |  |  |  |
| Output high voltage                                                               | V <sub>OH</sub>     | I <sub>OL</sub> =-1mA <sup>1</sup>                                    | 2.8 | V <sub>DD</sub> -0.2 |     | V     |  |  |  |  |  |  |  |
| Output leakage <sup>1</sup>                                                       | I <sub>LK,SDO</sub> | 0V < V <sub>SDO</sub> < 5.5V, STRn=1                                  | -1  | _                    | 1   | μA    |  |  |  |  |  |  |  |
| Clock high time                                                                   | t <sub>scкн</sub>   | A in figure 4                                                         | 50  | _                    | _   | ns    |  |  |  |  |  |  |  |
| Clock low time                                                                    | t <sub>SCKL</sub>   | B in figure 4                                                         | 50  | _                    | _   | ns    |  |  |  |  |  |  |  |
| Strobe lead time                                                                  | t <sub>STLD</sub>   | C in figure 4                                                         | 30  | _                    | _   | ns    |  |  |  |  |  |  |  |
| Strobe lag time                                                                   | t <sub>STLG</sub>   | D in figure 4                                                         | 30  | _                    | _   | ns    |  |  |  |  |  |  |  |
| Strobe high time                                                                  | t <sub>STRH</sub>   | E in figure 4                                                         | TBD | _                    |     | ns    |  |  |  |  |  |  |  |
| Data out enable time                                                              | t <sub>SDOE</sub>   | F in figure 4                                                         | _   | _                    | 40  | ns    |  |  |  |  |  |  |  |
| Data out disable time                                                             | t <sub>SDOD</sub>   | G in figure 4                                                         | _   | _                    | 30  | ns    |  |  |  |  |  |  |  |
| Data out valid time from clock falling                                            | t <sub>SDOV</sub>   | H in figure 4                                                         | _   | _                    | 40  | ns    |  |  |  |  |  |  |  |
| Data out hold time from clock falling                                             | t <sub>SDOH</sub>   | J in figure 4                                                         | 5   | _                    | 1   | ns    |  |  |  |  |  |  |  |
| Data in set-up time to clock rising                                               | t <sub>SDIS</sub>   | K in figure 4                                                         | 15  | _                    |     | ns    |  |  |  |  |  |  |  |
| Data in hold time from clock rising                                               | t <sub>SDIH</sub>   | L in figure 4                                                         | 10  | _                    |     | ns    |  |  |  |  |  |  |  |
| Wake up from sleep                                                                | t <sub>EN</sub>     |                                                                       |     |                      | 2   | ms    |  |  |  |  |  |  |  |

<sup>1)</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

2) Ensured by design and characterization, not production tested.

<sup>3)</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

4) The lowest operating voltage is only valid if the conditions V<sub>VIN</sub> > V<sub>VIN,START</sub> and V<sub>VCP</sub> - V<sub>VIN</sub> > VCP<sub>UV,H</sub> and V<sub>VREG</sub> > VREG<sub>UV,H</sub> are satisfied before VIN is reduced.



**Figure 1: Serial Interface Timing** 

(X = don't care. Z = high impedance (tri-state)

TABLE 1: STARTUP and SHUTDOWN LOGIC (signal names consistent with block diagram):

Startup sequence to be finalized

|                  | Re         | egulator<br>(0=OF | Control E<br>F, 1=ON)       | Bits                         |    |      | A441       | 2 Status  | Signals                     |                              |      |               |
|------------------|------------|-------------------|-----------------------------|------------------------------|----|------|------------|-----------|-----------------------------|------------------------------|------|---------------|
| A4412<br>MODE    | VREG<br>ON | 3V3<br>ON         | SYNC<br>BUCK<br>& V5A<br>ON | V5B,<br>V5P &<br>V5CAN<br>ON | EN | MPOR | VREG<br>UV | 3V3<br>UV | SYNC<br>BUCK<br>& V5A<br>UV | V5B,<br>V5P &<br>V5CAN<br>UV | NPOR | TIME          |
| RESET            | 0          | 0                 | 0                           | 0                            | 0  | 1    | 0          | 0         | 0                           | 0                            | 0    |               |
| OFF              | 0          | 0                 | 0                           | 0                            | 0  | 0    | 1          | 1         | 1                           | 1                            | 0    |               |
| STARTUP          | 1          | 0                 | 0                           | 0                            | 1  | 0    | 1          | 1         | 1                           | 1                            | 0    |               |
| ↓                | 1          | 1                 | 0                           | 0                            | 1  | 0    | 0          | 1         | 1                           | 1                            | 0    |               |
| <b>↓</b>         | 1          | 1                 | 1                           | 0                            | 1  | 0    | 0          | 0         | 1                           | 1                            | 0    |               |
| <b>↓</b>         | 1          | 1                 | 1                           | 1                            | 1  | 0    | 0          | 0         | 0                           | 1                            | 1    |               |
| RUN              | 1          | 1                 | 1                           | 1                            | 1  | 0    | 0          | 0         | 0                           | 0                            | 1    |               |
| 15us<br>DEGLITCH | 1          | 1                 | 1                           | 1                            | 0  | 0    | 0          | 0         | 0                           | 0                            | 0    |               |
| SHUTTING<br>DOWN | 1          | 1                 | 0                           | 0                            | 0  | 0    | 0          | 0         | 0                           | 0                            | 0    | $ \downarrow$ |
| <b>↓</b>         | 1          | 0                 | 0                           | 0                            | 0  | 0    | 0          | 0         | 1                           | 1                            | 0    |               |
| <b>↓</b>         | 0          | 0                 | 0                           | 0                            | 0  | 0    | 0          | 1         | 1                           | 1                            | 0    |               |
| OFF              | 0          | 0                 | 0                           | 0                            | 0  | 0    | 1          | 1         | 1                           | 1                            | 0    |               |

X = DON'T CARE

**EN** = ENBAT + ENB

 $\label{eq:mpor} \begin{aligned} \textbf{MPOR} &= \text{VCC\_UV} + \text{VCP\_UV} + \text{BG1\_UV} + \text{BG2\_UV} + \text{TSD} + \text{VCP\_OV} \text{ (latched)} + \text{D1}_{\text{MISSING}} \\ & \text{(latched)} + \text{I}_{\text{LIM,LX1}} \text{ (latched)} \end{aligned}$ 

## **Startup Timing Diagram**



Figure 2: Start Up Timing Diagram

## **Shutdown Timing Diagram**



All outputs start to decay  $EN_{td,Fil.T}$   $\xi$  Time for outputs to drop to zero,  $t_{\mathbb{C}}$  NPOR falls when 3V3, Sync Buck

F

# Buck or Bu 5 Internal Linear

| and<br>CONDITION                                                                                        | A4412 RESPONSE TO FAULT                                                                                                         | LATCH<br>FAULT? | vcc       | VCP       | VREG | SYNC<br>BUCK O/P |
|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-----------|------|------------------|
| CPUMP OV                                                                                                | Results in an MPOR after 1 detection, so all regulators are                                                                     | Yes             | No effect | ?         | off  | off              |
| VREG over<br>voltage<br>VREG <sub>OV2.H</sub> <                                                         | shut off  Results in an MPOR after 1 detection, so all regulators are                                                           | Yes             | No effect | No effect | off  | off              |
| V <sub>VREG</sub> VREG asynchronous diode (D1)                                                          | shut off  Results in an MPOR after 1 detection, so all regulators are                                                           | Yes             | No effect | No effect | off  | off              |
| missing Asynchronous diode (D1) short circuited or LX1 shorted to ground                                | shut off  Results in an MPOR after the high side MOSFET current exceeds ILIM,LX1 so all regulators are shut off                 | Yes             | No effect | No effect | off  | off              |
| 1V25 over voltage                                                                                       | If OV condition persists for more than tdOV then set NPOR Low and shut off all regulators                                       | Yes             | No effect | No effect | off  | off              |
| FB pin is open                                                                                          | FB pin will be pulled high, LX2 will stop switching                                                                             | Yes             | No effect | No effect |      | Low              |
|                                                                                                         |                                                                                                                                 |                 |           |           |      | No               |
| Vin UVLO                                                                                                | 4412 is in reset state                                                                                                          | No              | Ramping   | Vin       | off  | off              |
| BG1 UVLO                                                                                                | 4412 is in reset state                                                                                                          | No              | Ramping   | Vin       | off  | off              |
| BG2 UVLO                                                                                                | 4412 is in reset state                                                                                                          | No              | Ramping   | Vin       | off  | off              |
| VCC UVLO                                                                                                | 4412 is in reset state                                                                                                          | No              | ON        | Vin       | off  | off              |
| VCC short Ilimit                                                                                        | 4412 is in reset state                                                                                                          | No              | UVLO      | Vin       |      |                  |
| CPUMP UVLO                                                                                              | 4412 is in reset state                                                                                                          | No              | ON        | Ramping   |      |                  |
| VREG over<br>voltage<br>VREG <sub>OV1,H</sub> <<br>V <sub>VREG</sub>                                    | Stop PWM switching of LX1                                                                                                       | No              | No effect | No effect |      |                  |
| VREG pin open circuit                                                                                   | VREG will decay to 0V, LX1 will switch at maximum duty cycle so the voltage on the output capacitors will be very close to VBAT | No              | No effect | No effect |      |                  |
| VREG shorted<br>to ground<br>VSS1 <v<sub>HIC1,EN,<br/>VREG&lt;1.95V,<br/>VCOMP1≠EA1<br/>VO(MAX)</v<sub> | Continue to PWM but turn off LX1<br>when the high side MOSFET<br>current exceeds ILIM1                                          | No              | No effect | No effect |      |                  |

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

| FAULT TYPE<br>and<br>CONDITION                                                              | A4412 RESPONSE TO FAULT                                                                                                            | LATCH<br>FAULT? | vcc       | VCP       | VREG      | SYNC<br>BUCK O/P                                                                                                                                                                                                                                                                                                                                                                                                                 | 3V3                                                                                                                                                                                                                                                                                                                                                                                | V5CAN                                                                                                                                                                                                                                                                                                                                | V5A                                                                                                                                                                                                                                                                                    | V5B                                                                                                                                                                                                                                      | V5P                                                                                                                                                                                        | NPOR                                      | FFn                                    | POE                                    | DIAG | SPI       | WD        | RESET<br>METHOD                         |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|------|-----------|-----------|-----------------------------------------|
| VREG over<br>current<br>VSS1>V <sub>HIC1,EN</sub> ,<br>VREG-1.95V,<br>VCOMP1=EA1<br>VO(MAX) | Enters hiccup mode after 30 OCP faults                                                                                             | No              | No effect | No effect | Shorted   | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<> | Low if 3V3,<br>1V25 or V5A<br>are too Low | Low                                    | Low                                    | Low  | No effect | No effect | Decrease the load                       |
| VREG over<br>current<br>VSS1>V <sub>HIC1,EN</sub> ,<br>VREG>1.95V,<br>VCOMP1=EA1<br>VO(MAX) | Enters hiccup mode after 120<br>OCP faults                                                                                         | No              | No effect | No effect | Shorted   | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>off if Vreg<br/><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<></td></uvlo<> | off if Vreg<br><uvlo< td=""><td>Low if 3V3,<br/>1V25 or V5A<br/>are too Low</td><td>Low</td><td>Low</td><td>Low</td><td>No effect</td><td>No effect</td><td>Decrease the load</td></uvlo<> | Low if 3V3,<br>1V25 or V5A<br>are too Low | Low                                    | Low                                    | Low  | No effect | No effect | Decrease the load                       |
| FB/OV under voltage                                                                         | Closed loop control will try to raise<br>the voltage but may be<br>constrained by the foldback or<br>pulse- by-pulse current limit | No              | No effect | No effect | No effect | Low                                                                                                                                                                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Decrease the load                       |
| SYNC Buck<br>over current<br>VSS2>V <sub>HIC2,EN</sub> ,<br>V1V25>470mV                     | Enters hiccup mode after 120<br>OCP faults                                                                                         | No              | No effect | No effect | No effect | Low                                                                                                                                                                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Decrease the load                       |
| FB shorted to<br>ground<br>VSS2 <v<sub>HIC2,EN,<br/>V1V25&lt;470mV</v<sub>                  | Continue to PWM but turn off LX2<br>when the high side MOSFET<br>current exceeds ILIM2                                             | No              | No effect | No effect | No effect | Low                                                                                                                                                                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Remove the short circuit                |
| 3V3 under voltage                                                                           | Closed loop control will try to raise<br>the voltage but may be<br>constrained by the foldback or<br>pulse- by-pulse current limit | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | Low                                                                                                                                                                                                                                                                                                                                                                                | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Decrease the load                       |
| 3V3 over voltage                                                                            | If OV condition persists for more than tdOV then set NPOR Low                                                                      | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | ><br>V <sub>3V3,OV,H</sub>                                                                                                                                                                                                                                                                                                                                                         | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Check for short circuits                |
| 3V3 over current                                                                            | Foldback current limit will reduce the output voltage                                                                              | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | Falling                                                                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low if 3V3<br>< V <sub>3V3,UV,L</sub>     | Low if 3V3<br>< V <sub>3V3,UV,L</sub>  | Low if 3V3<br>< V <sub>3V3,UV,L</sub>  | Low  | No effect | No effect | Decrease the load                       |
| V5P under<br>voltage                                                                        | Closed loop control will try to raise<br>the voltage but may be<br>constrained by the foldback<br>current limit                    | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | UVLO                                                                                                                                                                                       | No effect                                 | Low                                    | No effect                              | Low  | No effect | No effect | Decrease the load                       |
| V5P over<br>voltage or<br>shorted to Vbatt                                                  | If OV condition persists for more than tdOV then set FF Low                                                                        | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | ><br>V <sub>V5P,OV,IH</sub>                                                                                                                                                                | No effect                                 | Low                                    | No effect                              | Low  | No effect | No effect | Check for<br>short circuits<br>on V5P   |
| V5P over current                                                                            | Foldback current limit will reduce the output voltage                                                                              | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | Falling                                                                                                                                                                                    | No effect                                 | Low if V5P<br>are too Low              | No effect                              | Low  | No effect | No effect | Decrease the load                       |
| V5A under<br>voltage                                                                        | Closed loop control will try to raise<br>the voltage but may be<br>constrained by the foldback<br>current limit                    | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | Low                                                                                                                                                                                                                                                                                    | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Decrease the load                       |
| V5A over<br>voltage                                                                         | If OV condition persists for more than tdOV then set POK5V Low                                                                     | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | >V <sub>V5A,OV,H</sub>                                                                                                                                                                                                                                                                 | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low                                       | Low                                    | Low                                    | Low  | No effect | No effect | Check for short circuits on V5A         |
| V5A over current                                                                            | Foldback current limit will reduce the output voltage                                                                              | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | No effect                                                                                                                                                                                                                                                                                                                            | Falling                                                                                                                                                                                                                                                                                | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | Low if V5A <                              | Low if V5A<br>< V <sub>V5A3,UV,L</sub> | Low if V5A<br>< V <sub>V5A3,UV,L</sub> | Low  | No effect | No effect | Decrease the load                       |
| V5CAN over voltage                                                                          | If OV condition persists for more than tdOV then set POK5V Low                                                                     | No              | No effect | No effect | No effect | No effect                                                                                                                                                                                                                                                                                                                                                                                                                        | No effect                                                                                                                                                                                                                                                                                                                                                                          | ><br>V <sub>V5CAN,OV,H</sub>                                                                                                                                                                                                                                                                                                         | No effect                                                                                                                                                                                                                                                                              | No effect                                                                                                                                                                                                                                | No effect                                                                                                                                                                                  | No effect                                 | Low                                    | No effect                              | Low  | No effect | No effect | Check for<br>short circuits<br>on V5CAN |

**Preliminary Data Sheet** Subject to Change Without Notice May20<sup>th</sup>, 2015



# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

| FAULT TYPE<br>and<br>CONDITION | A4412 RESPONSE TO FAULT                                                                                         | LATCH<br>FAULT? | vcc       | VCP       | VREG      | SYNC<br>BUCK O/P | 3V3       | V5CAN                   | V5A       | V5B       | V5P       | NPOR      | FFn                           | POE       | DIAG | SPI       | WD        | RESET<br>METHOD                         |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|-----------|-----------|-----------|------------------|-----------|-------------------------|-----------|-----------|-----------|-----------|-------------------------------|-----------|------|-----------|-----------|-----------------------------------------|
| V5CAN under voltage            | Closed loop control will try to raise<br>the voltage but may be<br>constrained by the foldback<br>current limit | No              | No effect | No effect | No effect | No effect        | No effect | Low                     | No effect | No effect | No effect | No effect | Low                           | No effect | Low  | No effect | No effect | Decrease the load                       |
| V5CAN over current             | Foldback current limit will reduce the output voltage                                                           | No              | No effect | No effect | No effect | No effect        | No effect | Falling                 | No effect | No effect | No effect | No effect | Low if<br>V5CAN is<br>too Low | No effect | Low  | No effect | No effect | Decrease the load                       |
| V5B over<br>voltage            | If OV condition persists for more than tdOV then set POK5V Low                                                  | No              | No effect | No effect | No effect | No effect        | No effect | >V <sub>V5CAN,OV,</sub> | No effect | No effect | No effect | No effect | Low                           | No effect | Low  | No effect | No effect | Check for<br>short circuits<br>on V5CAN |
| V5B under<br>voltage           | Closed loop control will try to raise<br>the voltage but may be<br>constrained by the foldback<br>current limit | No              | No effect | No effect | No effect | No effect        | No effect | No effect               | No effect | No effect | No effect | No effect | Low                           | No effect | Low  | No effect | No effect | Decrease the load                       |
| V5B over current               | Foldback current limit will reduce the output voltage                                                           | No              | No effect | No effect | No effect | No effect        | No effect | No effect               | No effect | No effect | No effect | No effect | Low if V5B is too Low         | No effect | Low  | No effect | No effect | Decrease the load                       |
| Thermal shutdown               | Results in an MPOR, so all regulators are shut off                                                              | No              | No effect | No effect | No effect | off              | off       | off                     | off       | off       | off       | off       | Low                           | Low       | Low  | No effect | No effect | Let the A4412<br>cool                   |



Figure 4: Hiccup Mode Operation with VREG or Synchronous Buck Shorted to GND (R<sub>LOAD</sub><50mΩ)



Figure 5: Hiccup Mode Operation with VREG or Synchronous Buck Over Loaded (R<sub>LOAD</sub>≈0.5Ω)

## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

## **FUNCTIONAL DESCRIPTION**

#### Overview

The A4412 is a power management IC designed for safety critical applications. It contains seven DC/DC regulators to create the voltages necessary for typical automotive applications such as electrical power steering.

The A4412 pre-regulator can be configured as a buck converter or buck boost. Buck boost is suitable for when applications need to work with extremely Low battery voltages. This pre-regulator generates a fixed 5.35V and can deliver up to 1.2A to power the internal or external post regulators. These post regulators generate the various voltage levels for the end system.

The A4412 includes six internal post regulators. Five linear regulators and one adjustable output synchronous buck regulator.

## Pre-Regulator

The pre-regulator incorporates an internal high side buck switch and a boost switch gate driver. An external freewheeling diode and LC filter are required to complete the buck converter. By adding a MOSFET and boost diode the pre-regulator can now maintain all outputs with input voltages down to 3.8V.

The pre-regulator provides many protection and diagnostic functions.

- 1. Pulse by pulse and hiccup mode current limit
- Under voltage and over voltage detection and reporting
- Shorted switch node to ground
- Open freewheeling diode protection
- High voltage rating for load dump

### **Bias Supply**

The bias supply (VCC) is generated by an internal linear regulator. This supply is the first rail to start up. Most of the internal control circuitry is powered by this supply. The bias supply includes some unique features to ensure safe operation of the A4412. These features include

- Input voltage under voltage lockout
- Output under voltage and over voltage detection and reporting
- Over current and short circuit limit
- Dual input, VIN and VREG, for Low battery voltage operation
- Short protection of the series pass device. If the internal linear regulator shorts to VIN this protection will ensure that the A4412 enters a safe mode

### **Charge Pump**

A charge pump doubler provides the voltage necessary to drive high side n-channel MOSFETs in the pre-regulator and linear regulators. Two external capacitors are required for charge pump operation. During the first cycle of the charge pump action the flying capacitor, between pins CP1 and CP2, is charged either from VIN or VREG, whichever is highest. During the second cycle the voltage on the flying capacitor charges the VCP capacitor. The VCP minus VIN voltage is regulated to around 6.6V

The charge pump incorporates some safety features

- Under voltage and over voltage detection and reporting
- Over current safe mode protection

### **Band Gap**

Dual band gaps are implemented within the A4412. One band gap is dedicated to the voltage regulation loops within each of the regulators, VCC, VCP, VREG and the six post regulators. The second is dedicated to the monitoring function of all the regulators under and over voltage. This improves safety coverage and fault reporting from the A4412.

Should the regulation band gap fail then the outputs will be out of specification and the monitoring band gap will report the fault.

If the monitoring band gap fails the outputs will remain in regulation but the monitoring circuits will report the outputs as out of specification and trip the fault flag.

The band gap circuits include two other band gaps that are used to monitor the under voltage state of the main band gaps.

## **Enable**

Two enable pins are available on the A4412. A high signal on either of these pins enables the regulated outputs of the A4412. One enable (ENB) is logic level compatible. The second enable (ENBAT), is battery level rated and can be connected to the ignition switch through a resistor.

A logic level battery enable status (ENBATS) pin provides the user with a Low level signal of what the ENBAT input is doing.

## **Synchronous Buck**

The A4412 integrates both the high side and Low side switches necessary for implementing a synchronous buck converter. It is powered by the pre-regulator output. A 1.305V feedback pin is provided to allow adjustment of the output from 1.305V to 3.3V. A simple voltage divider sets the output voltage. If 1.305V is required then no divider is necessary and the converter output can be connected directly to the feedback pin. If the synchronous buck converter is configured as 1.305V then a minimum load of 100uA is required. This can either be the system load or an additional 10k from 1.305V output to ground.

The synchronous buck requires an LC filter on its switch node to compete the regulation function



## Buck or Buck/Boost Pre-Regulator with a 5 Internal Linear Regulators, Pulse Width Watch

Protection and safety functions provided by the synchronous buck are:

- 1. Pulse by pulse and hiccup mode current limit
- Under voltage and over voltage detection and reporting
- 3. Shorted switch node to ground
- 4. Open feedback pin protection
- Shorted high side switch protection, OVP shuts down pre-regulator

## **Linear Regulators**

The A4412 has five linear regulators, one 3.3V, three 5V and one protected 5V.

All linear regulators provide the following protection features

- 1. Current limit with fold back
- Under voltage and over voltage detection and reporting

The protected 5V regulator includes protection against connection to the battery voltage. This makes this output most suitable for powering remote sensors or circuitry were short to battery is possible.

The pre-regulator powers these linear regulators which reduces power dissipation and temperature.

## **Fault Detection and Reporting**

There is extensive fault detection within the A4412. Most have been discussed previously. There are two fault reporting mechanisms used by the A4412. One is through hardwired pins and second reporting through a serial communications interface (SPI).

Two hardwired pins on the A4412 are used for fault reporting. The first pin, NPOR, reports on the status of the 3V3, the V5A and synchronous buck outputs. This signal goes Low if either of these outputs is out of regulation. The second pin, FFn (Active Low fault flag), reports on all other faults. FFn goes Low if a fault within the A4412 exists. The FFn pin can be used by the processor as an alert to check the status of the A4412 via SPI and see where the fault occurred.

The A4412 also includes a diagnostic pin, DIAG, to aid system debug in the event of a failure. A series of pulses with 50% duty cycle will be sent to this pin. Their frequency will indicate what fault occurred within the A4412.

| Fault                                                            | DIAG    |
|------------------------------------------------------------------|---------|
| Charge pump over voltage                                         | 102 kHz |
| VREG over voltage VREG <sub>OV2,H2</sub> < V <sub>VREG</sub>     | 204 kHz |
| VREG asynchronous diode (D1) missing                             | 315 kHz |
| Asynchronous diode (D1) short circuited or LX1 shorted to ground | 409 kHz |
| Synchronous buck over voltage                                    | 512 kHz |

## **Startup Self-Test**

The A4412 includes self-test wh startup sequence. This self-test under voltage and over voltage outputs.

In the event the self-test fails the through SPI.

### Under Voltage Detect Self-Tes

The under voltage (UV) detector the A4412. A voltage that is high threshold is applied to each UV the relative under voltage fault be change state. If the diagnostic L the corresponding verify register test of all UV detectors is complimental high if the test passed. If registers, after tes failed. The followi V5A, V5B, V5P, \

#### Over Voltage De

The over voltage the A4412. A volta higher than the over volta change state. If the corresponding test of all OV determain high if the registers, after testailed. The followi V5A, V5B, V5P, V

## **Over Temperatu**

The over tempera startup of the A44 that is Lower than cause the genera temperature fault register 0. When the be cleared and the Verify Result register verification ha

#### Power On Enable

The A4412 also ir power on enable POE pin with the any reason an FF register goes Low

## Watchdog

The watchdog circ signal from a proc signal does not m will put the systen power on enable of ENB pin for the



## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

See figure 4 for a simplified block diagram of the watchdog circuit.

The watchdog function, see figure 5, uses two timers and two counters to validate the incoming temporal signal. The user has some programmability of the counters and timer windows, through SPI.

The first counter counts the rising edges of the temporal signal. If the correct count is completed after the minimum timer expires and before the maximum timer expires then the second (valid) counter is incremented. Once the valid counter has incremented the programmed number of counts the watchdog issues a watchdog OK (WD\_IN\_OK) signal. This signal, along with NPOR, 3V3 enable, synchronous buck enable and nERROR enables the POE.

If the edge count reaches its final value before the minimum timer or after the maximum timer expires the valid counter decrements. Once the valid counter reaches zero the watchdog fault signal issues a fault has occurred. The POE is driven Low, after a time out period the V5CAN output is disabled and after a further timeout enabling of the A4412 via the ENB pin is no longer possible.

If insufficient edges are received before the maximum timer expires the valid counter decrements and the minimum and maximum counters are reset and start to count again. If an edge is subsequently received the timers reset once again to synchronize on the incoming pulses. The valid counter is not decremented in this instance, see figure 5.

The number of edge counts, valid counts and timer windows can be programmed through SPI. The min and max timer nominal values in milliseconds are calculated by the following equations:

$$t_{WD,MIN} = k_{EDGE} \times (2 + WD \_MIN)$$
  
$$t_{WD,MAX} = k_{EDGE} \times (2 + WD \_MAX)$$

Where k<sub>EDGE</sub> is the edge count number programmed through SPI, default is 2

WD\_MIN is the min timer adjust value in milliseconds programmed in SPI, default is -0.12ms

WD\_MAX is the min timer adjust value in milliseconds programmed in SPI, default is 0.12ms

Tolerance on  $t_{WD,MIN}$  and  $t_{WD,MAX}$  is related to the system clock tolerance,  $f_{SYS,TOL}$  in %, by the following equations:

$$\frac{100}{100 - f_{SYS,TOL}} - 1$$

$$\frac{100}{100 + f_{SYS,TOL}} - 1$$

The watchdog also has provision to be placed in "flash mode". While in flash mode the watchdog keeps the POE signal Low but does not disable the V5CAN or the ENB function. This is required should the processor need to be re-flashed. Flash mode is accessed through secure SPI commands. To exit "flash mode" the watchdog must be restarted via separate secure SPI commands. If the A4412 has not lost power during flash mode then the watchdog will restart with the previous configuration. If power was lost during flash mode then the watchdog configuration will be reset to default.

On start up the watchdog (WD IN) must receive a series of valid and qualified pulse trains, per the programmed EDGE\_COUNT and VALID\_COUNT registers, followed by a series of invalid qualified pulses. Once a second series of valid and qualified pulse are received before the power supply disable time (t<sub>PS DISABLE</sub>) expires, then the watchdog enters the active state and the WD F signal on SPI becomes active, see figure 6. During the test state WD F is not active and FFn does not alert a watchdog fault. When the watchdog is waiting for the second series of pulse on WD IN, it sets the valid counter to one half its programmed value. This aids in speeding up startup of a system using the A4412. Once the WD\_IN pulses have met all criteria and POE is released, then the valid counter reverts to its correct programed value. If the second series of pulses is not received before the t<sub>PS DISABLE</sub> time then the watchdog will enter watchdog fault mode. It will set the POE signal low, will disable the V5CAN after t<sub>PS DISABLE</sub> and will remove enable control via ENB after tps DISABLE.

If the watchdog has indicated invalid WD\_IN pulses it latches the POE signal Low. Once the power supply disable time ( $t_{\text{PS,DISABLE}}$ ) expires then the watchdog will disable the V5CAN. After the anti-latch up time out,  $t_{\text{ANTI\_LATCHUP}}$ , then the watchdog will remove enable control via the ENB pin. The only way to prevent this would be to restart the watchdog either through SPI or shutting down and restarting the A4412.

The processor can restart the watchdog by using a secure SPI command.





Figure 6: Watchdog Block Diagram



Figure 7: Watchdog Valid Signal Timing Diagram



Figure 8: Watchdog Timing at Start Up

## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

### **Serial Communication Interface**

The A4412 provides the user with a three wire synchronous serial interface that is compatible with SPI (Serial Peripheral Interface). A fourth wire can be used to provide diagnostic feedback and read back of the register content.

The serial interface timing requirements are specified in the electrical characteristics table and illustrated in the Serial Interface Timing diagram (figure 1). Data is received on the SDI terminal and clocked through a shift register on the rising edge of the clock signal input on the SCK terminal. STRn is normally held high, and is only brought Low to initiate a serial transfer. No data is clocked through the shift register when STRn is high allowing multiple SDI slave units to use common SDI, SCK and SDO connections. Each slave then requires an independent STRn connection.

When 16 data bits have been clocked into the shift register, STRn must be taken high to latch the data into the selected register. When this occurs, the internal control circuits act on the new data and the Diagnostic register is reset.

If there are more than 16 rising edges on SCK or if STRn goes high and there are fewer than 16 rising edges on SCK the write will be cancelled without writing data to the registers. In addition the Diagnostic register will not be reset and the SE (serial error) bit will be set to indicate a data transfer error.

Diagnostic information or the contents of the configuration and control registers is output on the SDO terminal MSB first while STRn is Low and changes to the next bit on each falling edge of SCK. The first bit, which is always the FF (fault flag) bit from the Diagnostic register, is output as soon as STRn goes Low.

Each of the programmable (configuration and control) registers has a write bit, WR (bit 10), as the first bit after the register address. This bit must be set to 1 to write the subsequent bits into the selected register. If WR is set to 0, then the remaining data bits (bits 9 to 0) are ignored. The state of the WR bit also determines the data output on SDO. If WR is set to 1 then the Diagnostic register is output. If WR is set to 0 then the contents of the register selected by the first

five bits is output. In all cases the first bit output on SDO will always be the FF bit from the Diagnostic Register.

The A4412 has 12 register banks. Bit <15:11> represents the register address for read and write. Bit <10> detects the read and write operation. For write operation Bit <10> = 1 and for read operation bit value is logic Low. Bit <9> is an unused bit. Maximum data size is eight bits so bit<8:1> represents the data word. Last bit in serial transfer, Bit<0> is parity bit that is set to ensure odd parity in the complete 16 bit word. Odd parity means that the total number of 1s in any transmission should always be an odd number. This ensures that there is always at least one bit set to 1 and one bit set to 0 and allows detection of stuck-at faults on the serial input and output data connections. The parity bit is not stored but generated on each transfer.

Register data is output on the SDO terminal MSB first while STRn is Low and changes to the next bit on each falling edge of the SCK. The first bit which is always the FF bit from the status register, is output as soon as STRn goes Low.

If there are more than 16 rising edges on SCL or if STRn goes high and there are fewer than 16 rising edges on SCK the write will be cancelled without writing data to the registers. In addition the diagnostic register will not be reset the SE bit will be set to indicate a data transfer error

**SDI:** Serial data logic input with pull down. 16 bit serial word input MSB first.

**SCK:** Serial clock logic input with pull down. Data is latched in from SDI on the rising edge of SCL. There must be 16 rising edges per write and SCK must be held high when STRn changes.

**STRn:** Serial data strobe and serial access enable logic input with pull-up. When STRn is high any activity on SCK or SDI is ignored and SDO is high impedance allowing multiple SDI slaves to have common SDI, SCK and SDO connections.

**SDO:** Serial Data output. High impedance when STRn is high. Output bit 15 of the status register, the fault flag (FF) as soon as STRn goes Low

Pattern at SDI pin

| MSB |    |           |    |    |     |    |    |    |    |       |      |    |    |    | LSB |
|-----|----|-----------|----|----|-----|----|----|----|----|-------|------|----|----|----|-----|
| 15  | 14 | 13        | 12 | 11 | 10  | 9  | 8  | 7  | 6  | 5     | 4    | 3  | 2  | 1  | 0   |
| A4  | A3 | A2        | A1 | A0 | W/R | NU | D7 | D6 | D5 | D4    | D3   | D2 | D1 | D0 | Р   |
|     | 5  | bit Addre | SS |    |     |    |    |    |    | 8 bit | data |    |    |    |     |

Pattern at SDO pin

| MSB |    |     |           |     |     |     |    |    |    |       |      |    |    |    | LSB |
|-----|----|-----|-----------|-----|-----|-----|----|----|----|-------|------|----|----|----|-----|
| 15  | 14 | 13  | 12        | 11  | 10  | 9   | 8  | 7  | 6  | 5     | 4    | 3  | 2  | 1  | 0   |
| FFn | SE | TBD | TBD       | TBD | TBD | TBD | D7 | D6 | D5 | D4    | D3   | D2 | D1 | D0 | Р   |
|     |    | D   | iagnostic | S   |     |     |    |    |    | 8 bit | data |    |    |    |     |

## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

## Register Mapping

#### Status registers

The A4412 provides 3 status registers. These registers are read only. They provide real time status of various functions within the A4412.

These registers report on the status of all six system rails. They also report on internal rail status, including the charge pump, VREG, VCC and VDD rails. The general fault flag and watchdog fault state are found in these status registers.

The logic that creates the power on enable and power reset status are reported through these registers.

#### Configuration Registers

The A4412 allows configuration of the window watchdog timing and pulse validation parameters.

An edge counter increments on every rising edge received at WD\_IN. The EDGE\_COUNT register stores the number of edges that must occur after the minimum timer has expired and before the maximum timer has expired. The valid counter increments upwards on a successful edge count or decrements on an unsuccessful edge count. Once the valid counter reaches the VALID COUNT upward counts the pulses on WD IN are considered valid and the watchdog fault, WD F, goes Low.

The number of watchdog edges counted before incrementing the valid counter can be selected. This also sets the timer value. The minimum and maximum timers are adjusted from nominal in 0.01ms steps. The number of positive counts before the valid signal state changes can also be set.

EDGE COUNT [0:1], 2-bit integer to set the number of edges before the valid counter is incremented.

MIN TIMER [0:2], 3-bit integer to adjust the minimum timer nominal value in 0.01ms steps.

MAX TIMER [0:2], 3-bit integer to adjust the maximum timer nominal value in 0.1ms steps

VALID COUNT [0:1] 2-bit integer to set the number of up counts on the valid counter before declaring a valid pulse train on WD IN.

The watchdog can only be configured during idle state. This occurs when the A4412 is initially enabled or the watchdog is restarted through SPI.

The A4412 uses frequency dithering for the two switching regulators to help reduce EMC noise. The user can disable this feature through the SPI. Default is enabled.

## **Diagnostic Registers**

There are multiple diagnostic registers in the A4412. These registers can be read to evaluate the status of the A4412. The high level registers will tell which area a fault has occurred. Logic high on a data bit in this register implies that no fault has occurred. The following are monitored by these registers

- All six outputs
- A4412 bias voltage

- Charge pump voltage
- Pre-regulator voltage
- Over temperature
- Watchdog output
- Shorts on LX pins or open diode on pre-regulator

Note some of these faults will cause the A4412 to shut down which might shutdown the microprocessor monitoring the SPI. In this event the only way to read the fault would be to have alterative power to the microprocessor so it can read the registers. If VCC of the A4412 shuts down all stored register information is lost and the registers revert back to default values.

Other diagnostic registers store more detail on each fault, this includes

- Over voltage on a particular output or internal rail
- Under voltage on a particular output or internal rail
- Over current on a rail

The diagnostic registers are latch registers and will hold data if a fault has occurred but recovered. So during start up these registers will record a UV event on all outputs. On first read these UV events will be reported. It is recommended to reset these registers after start up to ensure full fault reporting. These registers are reset by writing a 1 to them.

### **Disable Register**

The disable register provides the user control of the 5V outputs. Two bits must be set high to disable an output. If only one bit is high then the 5V outputs remain on.

## Watchdog Mode Key Register

At times it may be necessary to re-flash or restart the processor. To do this the user must put the watchdog into "Flash Mode" or "restart. This is done by setting the writing a sequence of key words to the "watchdog mode key" register. If the correct word sequence is not received then the sequence must restart.

Once flash is complete the processor must send the restart sequence of key words for the watchdog to exit "Flash Mode". If VCC has not been removed from the A4412 the watchdog will restart with the current configuration.

### **Verify Result Registers**

On every start up the A4412 performs a self-test of the UV and OV detect circuits. This test should cause the diagnostic registers to toggle state. If the diagnostic register successfully changes state the verify result register will latch high. Upon completion of start up the systems microprocessor can check the verify result registers to see if the self-test passed.



# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

**TABLE 2. Register Map** 

| HEX<br>Address | Register<br>Name  | DEC<br>Address | Туре | Bit<br>7  | Bit<br>6  | Bit<br>5    | Bit<br>4      | Bit<br>3     | Bit<br>2  | Bit<br>1   | Bit<br>O   |
|----------------|-------------------|----------------|------|-----------|-----------|-------------|---------------|--------------|-----------|------------|------------|
| 0x00           | status_0          | 0              | RO   | FF        | POE_OK    | VCC_OK      | VDD_OK        | V5P_OK       | V5B_OK    | V5A_OK     | V5CAN_OK   |
| 0x01           | status_1          | 1              | RO   |           | NPOR_OK   | WD_F        | TSD_OK        | VCP_OK       | VREG_OK   | 3V3_OK     | BUCK_OK    |
| 0x02           | status_2          | 2              | RO   | CLK_Hi    | CLK_Lo    | NPOR_S      | POE_S         | ENIBATS      |           | WD_STATE   |            |
| 0x03           | diag_0            | 3              | RW1C | V5A_OV    | V5A_UV    | V5CAN_OV    | V5CAN_UV      | V5P_OV       | V5P_UV    | V5B_OV     | V5B_UV     |
| 0x04           | diag_1            | 4              | RW1C | VDD_OV    | VDD_UV    | VREG_OV     | VREG_UV       | 3V3_OV       | 3V3_UV    | BUCK_OV    | BUCK_UV    |
| 0x05           | diag_2            | 5              | RW1C |           | LX2_OK    | LX1_OK      | D1_OK         | VC/C_OV      | VCC_UV    | VCP_OV     | VCP_UV     |
| 0x06           | output_disable    | 6              | RW   | V5P_DIS1  | V5A_DIS1  | V5B_DIS1    | V5CAN_DIS1    | V5P_DIS0     | V5A_DIS0  | V5B_DIS0   | V5CAN_DIS0 |
| 0x07           | watchdog mode key | 7              | WO   |           |           |             | Keycode Entry | (Write Only) |           |            |            |
| UXU7           | watchdog_mode_key | ,              | RO   | 0         | 0         | 0           | 0             | 0            | 0         | 0          | Unlocked   |
| 0x08           | config_0          | 8              | RW   |           |           |             | MAX_TIMER     |              |           | MIN_TIMER  |            |
| 0x09           | config_1          | 9              | RW   |           |           |             | DITH_DIS      | VALID_       | COUNT     | EDGE_      | COUNT      |
| 0x0A           | verify_result_0   | 10             | RW1C | V5A_OV_OK | V5A_UV_OK | V5CAN_OV_OK | V5CAN_UV_OK   | V5P_OV_OK    | V5P_UV_OK | V5B_OV_OK  | V5B_UV_OK  |
| 0x0B           | verify_result_1   | 11             | RW1C | BIST_PASS | TSD_OK    | VREG_OV_OK  | VREG_UV_OK    | 3V3_OV_OK    | 3V3_UV_OK | BUCK_OV_OK | BUCK_UV_OK |

## **Register Types:**

RO = Read Only RW = Read or Write RW1C = Read or Write 1 to clear WO = Write Only



0>

Ac Re Da

0>

Ac Re Da

0>

Ac Re Da

## Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

### 0x03. Diagnostic Register 0:

| Ī | D7     | D6     | D5       | D4       | D3     | D2     | D1     | D0     |
|---|--------|--------|----------|----------|--------|--------|--------|--------|
|   | V5A_OV | V5A_UV | V5CAN_OV | V5CAN_UV | V5P_OV | V5P_UV | V5B_OV | V5B_UV |
|   | 0      | 0      | 0        | 0        | 0      | 0      | 0      | 0      |

Address 00011

Read register, write 1 to clear

Data

V5A\_OV [D7]: 5V rail A over voltage occurred, 0 = rail OK, 1 = over voltage occurred V5A\_UV [D6]: 5V rail A under voltage occurred, 0 = rail OK, 1 = under voltage occurred V5CAN\_OV [D5]: 5V CAN bus rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred V5CAN\_UV [D4]: 5V CAN bus rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred V5P OV [D3]: Protected 5V rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred

V5P\_UV [D3]: Protected 5V rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred V5P\_UV [D2]: Protected 5V rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred

V5B\_OV [D1]: 5V rail B over voltage occurred, 0 = rail OK, 1 = over voltage occurred

V5B UV [D0]: 5V rail B under voltage occurred, 0 = rail OK, 1 = under voltage occurred

## 0x04. Diagnostic Register 1:

| D7     | D6     | D5      | D4      | D3     | D2     | D1      | D0      |
|--------|--------|---------|---------|--------|--------|---------|---------|
| VDD_OV | VDD_UV | VREG_OV | VREG_UV | 3V3_OV | 3V3_UV | BUCK_OV | BUCK_UV |
| 0      | 0      | 0       | 0       | 0      | 0      | 0       | 0       |

Address 00100

Read register, write 1 to clear

Data

VDD\_OV [D7]: Internal VDD rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred VDD UV [D6]: Internal VDD rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred

VREG\_OV [D5]: Pre-regulator voltage rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred

VREG\_UV [D4]: Pre-regulator voltage rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred

3V3\_OV [D3]: 3.3V rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred

3V3\_UV [D2]: 3.3V rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred

BUCK\_OV [D1]: Synchronous buck adjustable voltage rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred BUCK\_UV [D0]: Synchronous buck adjustable voltage rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred

### 0x05. Diagnostic Register 2:

| D7 | D6     | D5     | D4    | D3     | D2     | D1     | D0     |
|----|--------|--------|-------|--------|--------|--------|--------|
|    | LX2_OK | LX1_OK | D1_OK | VCC_OV | VCC_UV | VCP_OV | VCP_UV |
| 0  | 0      | 0      | 0     | 0      | 0      | 0      | 0      |

Address 00101

Read register, write 1 to clear

Data

LX2\_OK [D6]: Adjustable synchronous buck switch node is OK, 0 = fault on LX1, 1 = LX2 is working correctly

LX1 OK [D5]: Pre-regulator switch node is OK, 0 = fault on LX1, 1 = LK1 is working correctly

D1\_OK [D4]: Pre-regulator freewheeling diode is OK, 0 = diode is open circuit, 1 = diode is working correctly

VCC\_OV [D3]: Internal VCC rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred

VCC UV [D2]: Internal VCC rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred

VCP\_OV [D1]: Charge pump voltage rail over voltage occurred, 0 = rail OK, 1 = over voltage occurred

VCP\_UV [D0]: Charge pump voltage rail under voltage occurred, 0 = rail OK, 1 = under voltage occurred



A4412

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

### 0x06. Output Disable Register:

| D7       | D6       | D5       | D4       | D3       | D2       | D1         | D0         |
|----------|----------|----------|----------|----------|----------|------------|------------|
| V5P_DIS1 | V5P_DIS0 | V5A_DIS1 | V5A_DIS0 | V5B_DIS1 | V5B_DIS0 | V5CAN_DIS1 | V5CAN_DIS0 |
| 0        | 0        | 0        | 0        | 0        | 0        | 0          | 0          |

Address 00110 Read or write register Data

V5P\_DIS [D7:D6]: Disable protected 5V output, 11 = disabled, x0 = enabled, 0x = enabled V5A\_DIS [D5:D4]: Disable 5V rail A output, 11 = disabled, x0 = enabled, 0x = enabled V5B\_DIS [D3:D2]: Disable 5V rail B output, 11 = disabled, x0 = enabled, 0x = enabled V5CAN\_DIS [D1:D0]: Disable 5V CAN bus rail, 11 = disabled, x0 = enabled, 0x = enabled

#### 0x07. Watchdog Mode Key Register

| D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| KEY_7 | KEY_6 | KEY_5 | KEY_4 | KEY_3 | KEY_2 | KEY_1 | KEY_0 |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Address 00111 Write register Data

KEY [D7:D0]: Three 8 bit words must be sent in the correct order to enable flash mode or restart the watchdog. If an incorrect word is received then the register resets and the first word has to be resent.

|       | Flash Mode | Restart |
|-------|------------|---------|
| WORD1 | 0xD3       | 0xD3    |
| WORD2 | 0x33       | 0x33    |
| WORD3 | 0xCC       | 0xCD    |

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

#### 0x08. Configuration Register 0:

| D7 | D6 | D5       | D4       | D3       | D2       | D1       | D0       |
|----|----|----------|----------|----------|----------|----------|----------|
|    |    | WD_MAX_2 | WD_MAX_1 | WD_MAX_0 | WD_MIN_2 | WD_MIN_1 | WD_MIN_0 |
| 0  | 0  | 1        | 0        | 0        | 1        | 0        | 0        |

Address 01000 Read or Write register Data

WD MAX [D5:D3]: 3-bit word to adjust the watchdog maximum timer set point

| WD_MAX_2 | WD_MAX_1 | WD_MAX_0 | Maximum Timer | WD Typical<br>Maximum Pulse |
|----------|----------|----------|---------------|-----------------------------|
| 0        | 0        | 0        | +0.08ms       | 2.08ms                      |
| f0       | 0        | 1        | +0.09ms       | 2.09ms                      |
| 0        | 1        | 0        | +0.10ms       | 2.10ms                      |
| 0        | 1        | 1        | +0.11ms       | 2.11ms                      |
| 1        | 0        | 0        | +0.12ms       | 2.12ms                      |
| 1        | 0        | 1        | +0.13ms       | 2.13ms                      |
| 1        | 1        | 0        | +0.14ms       | 2.14ms                      |
| 1        | 1        | 1        | +0.15ms       | 2.15ms                      |

WD\_MIN [D2:D0]: 3-bit word to adjust the watchdog minimum timer set point

| WD_MIN_2 | WD_MIN_1 | WD_MIN_0 | Minimum Timer | WD Typical<br>Minimum Pulse |  |
|----------|----------|----------|---------------|-----------------------------|--|
| 0        | 0        | 0        | 0.08ms        | 1.92ms                      |  |
| 0        | 0        | 1        | 0.09ms        | 1.90ms                      |  |
| 0        | 1        | 0        | 0.10ms        | 1.89ms                      |  |
| 0        | 1        | 1        | 0.11ms        | 1.88ms                      |  |
| 1        | 0        | 0        | -0.12ms       | 1.86ms                      |  |
| 1        | 0        | 1        | 0.13ms        | 1.87ms                      |  |
| 1        | 1        | 0        | 0.14ms        | 1.86ms                      |  |
| 1        | 1        | 1        | 0.15ms        | 1.85ms                      |  |

#### 0x09. Configuration Register 1:

| D7 | D6 | D5 | D4       | D3      | D2      | D1     | D0     |
|----|----|----|----------|---------|---------|--------|--------|
|    |    |    | DITH_DIS | VALID_1 | VALID_0 | EDGE_1 | EDGE_0 |
| 0  | 0  | 0  | 0        | 0       | 0       | 0      | 0      |

Address 01001 Read or Write register Data

DITH\_DIS [D4]: This bit allows the user to disable the dither function for the switching converters, 0 = dither enabled, 1= dither disabled.

VALID [D3:D2]: 2-bit counter to set the number of counts before a valid watchdog signal is set or reset

| VALID_1 | VALID_0 | Valid<br>Counts |
|---------|---------|-----------------|
| 0       | 0       | 2               |
| 0       | 1       | 4               |
| 1       | 0       | 6               |
| 1       | 1       | 8               |

EDGE [D1:D0]: 2-bit counter to set the number of edges to count before incrementing the VALID counter. The EDGE value also sets the minimum and maximum nominal timers. The minimum and maximum timers will be based on the number of edge counts times 2ms plus the delta stored in WD\_MIN and WD\_MAX.

| EDGE_1 | EDGE_0 | Edge<br>Counts | Nominal Timer |
|--------|--------|----------------|---------------|
| 0      | 0      | 4              | 8ms           |
| 0      | 1      | 6              | 12ms          |
| 1      | 0      | 8              | 16ms          |
| 1      | 1      | 10             | 20ms          |

# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

#### 0x0A. Verify Result Register 0:

| D7        | D6        | D5          | D4          | D3        | D2        | D1         | D0         |
|-----------|-----------|-------------|-------------|-----------|-----------|------------|------------|
| V5A_OV_OK | V5A_UV_OK | V5CAN_OV_OK | V5CAN_UV_OK | 3V3_OV_OK | 3V3_UV_OK | BUCK_OV_OK | BUCK_UV_OK |
| 0         | 0         | 0           | 0           | 0         | 0         | 0          | 0          |

Address 01010

Read register, write 1 to clear

Data

V5A\_OV\_OK [D7]: 5V rail A over voltage self-test passed, 0 = test failed, 1 = test passed V5A\_UV\_OK [D6]: 5V rail A under voltage self-test passed, 0 = test failed, 1 = test passed

V5CAN\_OV\_OK [D5]: 5V CAN bus rail over voltage self-test passed, 0 = test failed, 1 = test passed

V5CAN\_UV\_OK [D4]: 5V CAN bus rail under voltage self-test passed, 0 = test failed, 1 = test passed 3V3 OV OK [D3]: 3.3V rail over voltage self-test passed, 0 = test failed, 1 = test passed

3V3\_UV\_OK [D2]: 3.3V rail under voltage self-test passed, 0 = test failed, 1 = test passed

BUCK\_OV\_OK [D1]: Synchronous buck adjustable voltage rail over voltage self-test passed, 0 = test failed, 1 = test passed

BUCK\_UV\_OK [D0]: Synchronous buck adjustable voltage rail under voltage self-test passed, 0 = test failed, 1 = test passed

#### 0x0B. Verify Result Register 1:

| D7        | D6     | D5         | D4         | D3        | D2        | D1        | D0        |
|-----------|--------|------------|------------|-----------|-----------|-----------|-----------|
| BIST_PASS | TSD_OK | VREG_OV_OK | VREG_UV_OK | V5P_OV_OK | V5P_UV_OK | V5B_OV_OK | V5B_UV_OK |
| 0         | 0      | 0          | 0          | 0         | 0         | 0         | 0         |

Address 01011

Read register, write 1 to clear

Data

BIST\_PASS [D7]: Self-test status, 0 = self-test failed, 1 = self-test passed

TSD OK [D6]: Thermal shutdown circuit passed self-test, 0 = test failed, 1 = test passed

VREG OV OK [D5]: Pre-regulator voltage rail over voltage self-test passed, 0 = test failed, 1 = test passed

VREG\_UV\_OK [D4]: Pre-regulator voltage rail under voltage self-test passed, 0 = test failed, 1 = test passed

V5P\_OV\_OK [D3]: Protected 5V rail over voltage self-test passed, 0 = test failed, 1 = test passed

V5P\_UV\_OK [D2]: Protected 5V rail under voltage self-test passed, 0 = test failed, 1 = test passed V5B\_OV\_OK [D1]: 5V rail B over voltage self-test passed, 0 = test failed, 1 = test passed

V5B UV OK [D0]: 5V rail B under voltage self-test passed, 0 = test failed, 1 = test passed

#### **APPLICATIONS**

The following section briefly describes the component selection procedure for the A4412.

#### Setting up the Pre Regulator

This section discusses the component selection for the A4412 pre-regulator. It covers the charge pump circuit, inductor, diodes, boost MOSFET, and input and output capacitors. It will also cover soft start and loop compensation.

#### **Charge Pump Capacitors**

The charge pump requires two capacitors: a 1µF connected from pin VCP to VIN and 0.22µF connected between pins CP1 and CP2 These capacitors should be a high-quality ceramic capacitor, such as an X5R or X7R, with a voltage rating of at least 16V.

#### **PWM Switching Frequency**

The switching frequency of the A4412 is fixed at 2.2MHz nominal. The A4412 includes a frequency foldback scheme that starts when VIN is greater than 18V. Between 18V and 36V the switching frequency will foldback from 2.2MHz typical to 1MHz typical. The switching frequency for a given input voltage above 18V and below 36V is

$$f_{SW} = 3.4 - \frac{1.2}{18} \times VIN \ (MHz)$$
 (1)



Figure 9. Typical Switching Frequency versus Input Voltage

#### Pre-Regulator Output Inductor (L1)

For peak current mode control it is well known that the system will become unstable when the duty cycle is above 50% without adequate Slope Compensation ( $S_E$ ). However, the slope compensation in the A4412 is a fixed value. Therefore, it's important to calculate an inductor value so the falling slope of the inductor current ( $S_F$ ) will work well with the A4412's slope compensation.

Equations 2 can be used to calculate a range of values for the output inductor for the buck-boost. In equation 2, slope compensation can be found in the electrical characteristic table, and  $V_{\rm F}$  is the asynchronous diodes forward voltage.

 $S_{E1}$  is in A/µs,  $f_{SW}$  is in kHz, and L will be in µH

$$\frac{(VREG + V_F)}{S_{F1}} \le L1 \le \frac{2 \times (VREG + V_F)}{S_{F1}}$$
 (2)

If equations 2 yield an inductor value that is not a standard value then the next closest available value should be used. The final inductor value should allow for 10% - 20% of initial tolerance and 20% - 30% for inductor saturation.

Due to topology and frequency switching of the A4412 preregulator the inductor ripple current varies with input voltage per figure 10 below.



Figure 10. Typical Peak Inductor Current versus Input Voltage for 0.8A Output Current and 10uH Inductor

The inductor should not saturate given the peak operating current during overload. Equation 3 calculates this current. In equation 3  $V_{\text{IN},\text{MAX}}$  is the maximum continuous input voltage, such as 16V, and  $V_{\text{F}}$  is the asynchronous diodes forward voltage.

$$I_{PEAK1} = 4.6A - \frac{S_{E1} \times (VREG + V_F)}{0.9 \times f_{SW} \times (V_{IN\ MAX} + V_F)}$$
(3)

After an inductor is chosen it should be tested during output overload and short circuit conditions. The inductor current should be monitored using a current probe. A good design should sure the inductor or the regulator are not damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature.

Inductor ripple current can be calculated using equation 4, for buck mode and equation 5 for buck-boost mode.

$$\Delta I_{L1} = \frac{(V_{IN} - VREG) \times VREG}{f_{SW} \times L1 \times V_{IN}} \tag{4}$$



$$\Delta I_{B/B} = \frac{V_{IN} \times D_{BOOST}}{f_{SW} \times L1} \tag{5}$$

obtain acceptable compensation con detail in the Comp sheet.

#### **Pre-Regulator Output Capacitors**

The output capacitors filter the output voltage to provide an acceptable level of ripple voltage. They also store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin.

The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitors parameters: Co, ESR<sub>Co</sub>, ESL<sub>Co</sub>.

$$\Delta V_{OUT} = \Delta I_{L1} \times ESR_{CO} + \frac{V_{IN} - VREG}{L1} \times ESL_{CO} + \frac{\Delta I_{L1}}{8 \times f_{SW} \times Co}$$
 (6)

The type of output capacitors will determine which terms of equation 6 are dominant. For ceramic output capacitors the  $\mathsf{ESR}_{\mathsf{CO}}$  and  $\mathsf{ESL}_{\mathsf{CO}}$  are virtually zero so the output voltage ripple will be dominated by the third term of equation 6.

$$\Delta VREG = \frac{\Delta I_{L1}}{8 \times f_{SW} \times Co} \tag{7}$$

To reduce the voltage ripple of a design using ceramic output capacitors simply increase the total capacitance, reduce the inductor current ripple (i.e. increase the inductor value), or increase the switching frequency.

The transient response of the regulator depends on the number and type of output capacitors. In general, minimizing the ESR of the output capacitance will result in a better transient response. The ESR can be minimized by simply adding more capacitors in parallel or by using higher quality capacitors. At the instant of a fast load transient (di/dt), the output voltage will change by the amount

$$\Delta VREG = \Delta I_{LOAD} \times ESR_{CO} + \frac{di}{dt} ESL_{CO}$$
 (8)

After the load transient occurs, the output voltage will deviate from its nominal value for a short time. This time will depend on the system bandwidth, the output inductor value, and output capacitance. Eventually, the error amplifier will bring the output voltage back to its nominal value.

The speed at which the error amplifier will bring the output voltage back to its set point will depend mainly on the closed-loop bandwidth of the system. A higher bandwidth usually results in a shorter time to return to the nominal voltage. However, a higher bandwidth system may be more difficult to

#### **Ceramic Input Ca**

The ceramic input the V<sub>IN</sub> pin to a rela Equation 9 can be capacitance,

Whe regu

Whe outp VRE ISYNI of th

A go capa the capa vers capa sma affor

> Alsc add ano

> > Buc The occu 3 ca

The occi D<sub>BU</sub>

Whe Boc

The VIN their



$$I_{Q1,RMS} = \sqrt{D_{BOOST} \times \left[ \left( I_{PK,B/B} - \frac{\Delta I_{B/B}}{2} \right)^2 + \frac{\Delta I_{B/B}}{12} \right]}$$
(12)

Where  $I_{PK,B/B}$  and  $\Delta I_{B/B}$  are derived using equations 3 and 5, respectively.

#### **Boost Diode (D2)**

In buck mode this diode will simply conduct the output current. However, in buck boost mode the peak currents in this diode may increase quite a bit. The A4412 limits the peak current to the value calculated using equation 4. The average current is simply the output current

Pre-Regulator Soft Start and Hiccup Mode Timing ( $C_{SS1}$ ) The soft start time of the buck-boost converter is determined by the value of the capacitance at the soft start pin,  $C_{SS1}$ .

If the A4412 is starting into a very heavy load a very fast soft start time may cause the regulator to exceed the pulse-by-pulse over current threshold. This occurs because the total of the full load current, the inductor ripple current, and the additional current required to charge the output capacitors ( $I_{CO}=C_O \times V_{OUT} / t_{SS}$ ) is higher than the pulse-by-pulse current threshold, as shown in figure 11.



Figure 11: Output current (Ico) during startup

To avoid prematurely triggering hiccup mode the soft start time,  $t_{SS1}$ , should be calculated according to equation 13,

$$t_{SS1} = VREG \times \frac{Co}{I_{CO}} \tag{13}$$

Where  $V_{\text{OUT}}$  is the output voltage,  $C_{\text{OUT}}$  is the output capacitance,  $I_{\text{CO}}$  is the amount of current allowed to charge the output capacitance during soft start (recommend 0.1A <  $I_{\text{CO}}$  < 0.3A). Higher values of  $I_{\text{CO}}$  result in faster soft start time and lower values of  $I_{\text{CO}}$  insure that hiccup mode is not falsely triggered. We recommend starting the design with an  $I_{\text{CO}}$  of 0.1A and increasing it only if the soft start time is too slow.

Then C<sub>SS1</sub> can be selected based on equation 14,

$$C_{SS1} > \frac{ISS1_{SU} \times t_{SS1}}{0.8} \tag{14}$$

If a non-standard capacitor value for  $C_{\text{SS1}}$  is calculated, the next larger value should be used.

The voltage at the soft start pin will start from 0V and will be charged by the soft start current, ISS1 $_{SU}$ . However, PWM switching will not begin instantly because the voltage at the soft start pin must rise above the soft start offset voltage (VSS1 $_{OFFS}$ ). The soft start delay ( $t_{SS1,DELAY}$ ) can be calculated using equation 13,

$$t_{SS1,DELAY} = C_{SS1} \times \left(\frac{VSS1_{OFFS}}{ISS1_{SU}}\right)$$
 (15)

When the A4412 is in hiccup mode, the soft start capacitor sets the hiccup period. During a startup attempt, the soft start pin charges the soft start capacitor with  ${\sf ISS1_{SU}}$  and discharges the same capacitor with  ${\sf ISS1_{HIC}}$  between startup attempts.

**Pre-Regulator Compensation Components (Rz, Cz, Cp)** Although the A4412 can operate in Buck-Boost mode at low input voltages it still can be considered a buck converter when looking at the control loop. With that said the following equations can be used to calculate the compensation components.

Firstly we need to select the target cross over frequency for our final system. While we are switching at over 2MHz the cross over is really governed by the required phase margin. Since we are using a type II compensation scheme we are limited to the amount of phase we can add. Hence we select a cross over frequency,  $f_{\text{C}}$ , in the region of 55kHz. The total system phase will drop off at higher cross over frequencies. The  $R_{\text{Z}}$  selection is based on the gain required at the cross over frequency and can be calculated by the following simplified equation.

$$R_Z = \frac{13.36 \times \pi \times f_C \times Co}{gm_{POWER1} \times gm_{EA1}}$$
 (16)

The series capacitor,  $C_Z$ , along with the resistor,  $R_Z$ , set the location of the compensation zero. This zero should be placed no lower than  $\frac{1}{4}$  the cross over frequency and should be kept to minimum value. Equation 17 can be used to estimate this capacitor value.

$$C_Z > \frac{4}{2\pi \times R_Z \times f_C} \tag{17}$$

Determine if the second compensation capacitor ( $C_P$ ) is required. It is required if the *ESR* zero of the output capacitor is located at less than half of the switching frequency or the following relationship is valid:

$$\frac{1}{2\pi \times Co \times ESR_{CO}} < \frac{f_{SW}}{2} \tag{18}$$

If this is the case, then add the second compensation capacitor ( $C_P$ ) to set the pole  $f_{P3}$  at the location of the *ESR* zero. Determine the  $C_P$  value by the equation:

$$C_P = \frac{C_{OUT} \times ESR}{R_Z} \tag{19}$$

Finally, we take a look at the combined bode plot of both the control-to-output and the compensated error amp – see the red curves shown in figure 12. Careful examination of this plot shows that the magnitude and phase of the entire system are simply the sum of the error amp response (blue) and the control to output response (green). As shown in figure 12, the bandwidth of this system (fc) is 50kHz, the phase margin is 71.5 degrees, and the gain margin is 30dB.



Figure 12: Bode plot of the complete system (red curve)  $R_Z = 8.25k\Omega$ ,  $C_Z = 2.2nF$ ,  $C_P = 10pF$ Lo = 10uH, Co = 2x 10uF Ceramic

#### **Synchronous Buck Component Selection**

Similar design methods can be used for the synchronous buck, however the complexity of variable input voltage and boost operation and removed.

#### Setting the Output Voltage, RFB1 and RFB2

If the output of the synchronous buck is connected directly to the FB pin then the output will be regulated to VFB or 1.305V nominal. The OV pin should also be connected to the output to provide open feedback protection.

The A4412 also allows the user to program the output voltage. This is achieved by adding a resistor divider from its output to ground and connecting the center point to FB, see figure 15 below.



Figure 13: Programing the A4412 Synchronous Buck
Output

The resistors can be selected based on the following equation, set  $R_{FB2} = R_{OV2} = 10k$ 

$$R_{FB1} = R_{OV1} = \frac{V_{SYNC\_BUCK}}{V_{FB}} \times R_{FB2} - R_{FB2}$$
 (20)

#### **Synchronous Buck Output Inductor (L2)**

Equation 21 can be used to calculate a range of values for the output inductor for the synchronous buck regulator. In equation 21, slope compensation can be found in the electrical characteristic table

 $S_{E2}$  is in A/µs,  $f_{SW}$  is in kHz, and L will be in  $\mu H$ 

$$\frac{V_{SYNC,BUCK}}{S_{F2}} \le L2 \le \frac{2 \times V_{SYNC,BUCK}}{S_{F2}} \tag{21}$$

If equation 21 yields an inductor value that is not a standard value then the next closest available value should be used. The final inductor value should allow for 10% – 20% of initial tolerance and 20% – 30% for inductor saturation.



Figure 14: Typical Peak Inductor Current versus Input Voltage for 0.18A Output Current and 10uH Inductor

The inductor should not saturate given the peak current at overload according to equation 22.

$$I_{PEAK2} = 2.4A - \frac{S_{E2} \times V_{SYNC,BUCK}}{0.9 \times f_{SW} \times VREG}$$
 (22)

After an inductor is chosen it should be tested during output short circuit conditions. The inductor current should be monitored using a current probe. A good design should be sure the inductor or the regulator are not damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature.

Once inductor value is known the ripple current can be calculated

$$\Delta I_{L2} = \frac{(VREG - V_{SYNC,BUCK}) \times V_{SYNC,SYNC}}{f_{SW} \times L2 \times VREG}$$
 (23)

#### **Synchronous Buck Output Capacitors**

Similar criteria as the pre-regulator can be used in selecting the output capacitors. Ceramic output capacitors should be used so for a given output voltage ripple the minimum output capacitor value can be calculated using equation 25.

$$Co \ge \frac{\Delta I_{L2}}{8 \times f_{SW} \times \Delta V_{SYNC, BUCK}} \tag{24}$$

#### **Synchronous Buck Compensation Components**

Again similar techniques as used with the pre-regulator can be used to compensate the synchronous buck.

For the synchronous buck we select a cross over frequency,  $f_C$ , in the region of 50kHz. The  $R_Z$  selection is based on the gain required at the cross over frequency and can be calculated by the following simplified equation.

$$R_{Z} = \frac{V_{SYNC\_BUCK} \times 2\pi \times f_{C} \times Co}{V_{FB} \times gm_{POWER2} \times gm_{EA2}}$$
 (25)

The series capacitor, CZ, along with the resistor, RZ, set the location of the compensation zero. This zero should be placed no lower than ¼ the cross over frequency and should be kept to minimum value. Equation 26 can be used to estimate this capacitor value.

$$C_Z > \frac{4}{2\pi \times R_Z \times f_C} \tag{26}$$

Determine if the second compensation capacitor ( $C_P$ ) is required. It is required if the ESR zero of the output capacitor is located at less than half of the switching frequency or the following relationship is valid:

$$\frac{1}{2\pi \times Co \times ESR_{CO}} < \frac{f_{SW}}{2} \tag{27}$$

If this is the case, then add the second compensation capacitor  $(C_P)$  to set the pole  $f_{P3}$  at the location of the *ESR* zero. Determine the  $C_P$  value by the equation:

$$C_P = \frac{C_{OUT} \times ESR}{R_Z} \tag{28}$$

Finally, we take a look at the combined bode plot of both the control-to-output and the compensated error amp – see the red curves shown in figure 15. The bandwidth of this system (fc) is 51kHz, the phase margin is 75°, and the gain margin is >30dB.



Figure 15: Bode plot of the Complete System (red curve)  $R_Z = 2.74k\Omega$ ,  $C_Z = 4.7nF$ ,  $C_P = 10pF$ Lo = 10uH, Co = 10uF Ceramic

# Synchronous Buck Soft Start and Hiccup Mode Timing The soft start time of the synchronous buck is determined by the value of the capacitance at the soft start pin, C<sub>SS2</sub>.

If the A4412 is starting into a very heavy load a very fast soft start time may cause the regulator to exceed the pulse-by-pulse over current threshold. To avoid prematurely triggering hiccup mode the soft start time,  $t_{\rm SS2}$ , should be calculated according to equation 30,

$$t_{SS2} = V_{SYNC\_BUCK} \times \frac{Co}{I_{CO}}$$
 (29)

Where  $V_{\text{OUT}}$  is the output voltage, Co is the output capacitance,  $I_{\text{CO}}$  is the amount of current allowed to charge the output capacitance during soft start (recommend 20mA <  $I_{\text{CO}}$  < 30mA). Higher values of  $I_{\text{CO}}$  result in faster soft start time and lower values of  $I_{\text{CO}}$  insure that hiccup mode is not falsely triggered. We recommend starting the design with an  $I_{\text{CO}}$  of 20mA and increasing it only if the soft start time is too slow.

Then C<sub>SS1</sub> can be selected based on equation 30,

$$C_{SS1} > \frac{ISS1_{SU} \times t_{SS1}}{0.8} \tag{30}$$

If a non-standard capacitor value for  $C_{\text{SS1}}$  is calculated, the next larger value should be used.

The voltage at the soft start pin will start from 0V and will be charged by the soft start current, ISS2 $_{SU}$ . However, PWM switching will not begin instantly because the voltage at the soft start pin must rise above the soft start offset voltage (VSS2 $_{OFFS}$ ). The soft start delay ( $t_{SS2,DELAY}$ ) can be calculated using equation 31,

$$t_{SS2,DELAY} = C_{SS2} \times \left(\frac{VSS2_{OFFS}}{ISS2_{SU}}\right)$$
 (31)

When the A4412 is in hiccup mode, the soft start capacitor sets the hiccup period. During a startup attempt, the soft start pin charges the soft start capacitor with ISS1 $_{\rm HIC}$  between startup attempts.

#### **Linear Regulators**

The five linear regulators only require an ceramic capacitor to ensure stable operation. The capacitor any be any value between  $1\mu F$  and  $15\mu F$ . A  $2.2\mu F$  capacitor per regulator is recommended.

Also, since the V5P is used to power remote circuitry it's load can include long cables. The inductance of these cables may cause negative spikes on the V5P pin if a short occurs. It is recommended to use a small diode to clamp this negative spike. A MSS1P5 is recommended.

#### Internal Bias, (VCC)

The internal bias voltage should be decoupled at the VCC pin using a  $1\mu F$  ceramic capacitor. It is not recommended to use this pin as a source.

#### Signal Pins, (NPOR, ENBATs, FFn, POE, DIAG)

The A4412 has many signal level pins. The NPOR, FFn and ENBATS are open drain outputs and require external pull up resistors. The DIAG and POE signals are push-pull outputs and do not require external pull up resistors.

#### **PCB Layout Guidelines**

The input ceramic capacitors must be located as close as possible to the VIN pins. In general, the smaller capacitors (0402, 0603) must be placed very close to the VIN pin. The larger capacitors should be placed within 0.5 inches of the VIN pin. There must not be any vias between the input capacitors and the VIN pins.

The pre-regulator input ceramic capacitors, A4412 VIN and LX1, and asynchronous diode (D1), must be routed on one layer. This loop should be as small as possible, see below. The snubber (RN1 and CN1) should be placed close to D1. A single star point ground connected to the ground plane using multiple vias is recommended.



The pre-regulator output inductor (L1) should be located close to the LX1 pins. The LX1 trace widths (to L1, D1) should be relatively wide and preferably on the same layer as the IC.

The pre-regulators output ceramic capacitors should be located near the VREG pin. There must be 1 or 2 smaller ceramic capacitors as close as possible to the VREG pin.



# Buck or Buck/Boost Pre-Regulator with a Synchronous Buck, 5 Internal Linear Regulators, Pulse Width Watchdog Timer, and SPI

The synchronous buck output inductor should be located near the LX2 pins. The trace from the LX2 pins to the output inductor (L2) should be relatively wide and preferably on the same layer as the IC.

The two synchronous buck feedback resistors (RFB1, RFB2) must be located near the FB pin. The output capacitors should be located near the load. The output voltage sense trace (to RFB1) must connect at the load for the best regulation, trace A in figure below goes to load.



The two charge pump capacitors must be placed as close as possible to VCP and CP1/CP2.



The ceramic capacitors for the LDOs (3V3, V5A, V5B, V5P, and V5CAN) must be placed near their output pins. The V5P output must have a 1 A/40 V Schottky diode (D3) located very close to its pin to limit negative voltages.



The VCC bypass capacitor must be placed very close to the VCC pin.

The COMP network for both buck regulators (CZx, RZx, CPx) must be located very close to the COMPx pin.



The thermal pad under the A4412 must connect to the ground plane(s) with multiple vias.



The boost MOSFET (Q1) and the boost diode (D2) must be placed very close to each other. Q1 should have thermal vias to a polygon on the bottom layer. Also, there should be "local" bypass capacitors from D2 anode to Q1 source.





## INPUT/OUTPUT STRUCTURES (to be confirmed)



## PACKAGE INFORMATION - (LV) eTSSOP-38









| S<br>Y          | DIMENS | METERS)           | )    |             |  |  |  |
|-----------------|--------|-------------------|------|-------------|--|--|--|
| MBO             | 0.50m  | 0.50mm LEAD PITCH |      |             |  |  |  |
| Ľ               | MIN    | NOM               | MAX  | O<br>T<br>E |  |  |  |
| Α               |        |                   | 1.10 |             |  |  |  |
| A1              | 0.05   |                   | 0.15 |             |  |  |  |
| A2              | 0.85   | 0.90              | 0.95 |             |  |  |  |
| D               | 9.60   | 9.70              | 9.80 | 3,8         |  |  |  |
| D1              | 6.40   | 6.50              | 6.60 |             |  |  |  |
| Ε               |        | 6.4 BSC           |      |             |  |  |  |
| E1              | 4.30   | 4.40              | 4.50 | 4,8         |  |  |  |
| E2              | 2.90   | 3.00              | 3.10 |             |  |  |  |
| L               | 0.45   | 0.60              | 0.75 |             |  |  |  |
| Ν               |        | 38                |      | 6           |  |  |  |
| R               | 0.09   | 0.09              |      |             |  |  |  |
| R1              | 0.09   |                   |      |             |  |  |  |
| b               | 0.17   |                   | 0.27 | 5           |  |  |  |
| ь1              | 0.17   | 0.20              | 0.23 |             |  |  |  |
| C               | 0.09   |                   | 0.20 |             |  |  |  |
| c1              | 0.09   |                   | 0.16 |             |  |  |  |
| <del>-0</del> 1 | 0,     |                   | 8°   |             |  |  |  |
| L1              |        | 1.0 REF           | ,    |             |  |  |  |
| aaa             |        | 0.10              |      | <u></u>     |  |  |  |
| bbb             |        | 0.08              |      | <u>-</u>    |  |  |  |
| ccc             |        | 0.05              |      |             |  |  |  |
| ddd             |        | 0.20              |      |             |  |  |  |
| е               | (      |                   |      |             |  |  |  |
| <del>0</del> 2  |        |                   |      |             |  |  |  |
| <del>0</del> 3  |        |                   |      |             |  |  |  |
| NOTE            |        |                   |      |             |  |  |  |
| ISSUE           |        | 1,2<br>A          |      |             |  |  |  |

NOTES:
1 ALL DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).

2 DIMENSIONING AND RASME Y14.5M-1994

DIMENSION 'D' DO

BURRS. MOLD FLA

0.15 PER SIDE.

OLD FLASH, PROTRUSIONS OR GATE
OR GATE BURRS SHALL NOT EXCEED

DIMENSION 'E1' D INTERLEAD FLASH OR PROTRUSION.

HALL NOT EXCEED 0.25 PER SIDE.

DIMENSION 'b' DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE 'b' DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD IS 0.07 MM FOR 0.5 MM PITCH PACKAGES.

6 TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

 $\overline{/7}$  datums  $\overline{-4}$  and  $\overline{-8}$  to be determined at datum plane  $\overline{-+-}$ 

8 dimensions 'd' and 'e1' are to be determined at datum plane -H

CROSS SECTION A-A TO BE DETERMINED AT 0.10 TO 8.25. MM: EROM THE